Novel Approach to Reduce the Contact Resistance
    5.
    发明申请
    Novel Approach to Reduce the Contact Resistance 有权
    降低接触电阻的新方法

    公开(公告)号:US20090191684A1

    公开(公告)日:2009-07-30

    申请号:US12021062

    申请日:2008-01-28

    IPC分类号: H01L21/336

    摘要: A method for fabricating a semiconductor device is disclosed. First, a semiconductor substrate having a doped region(s) is provided. Thereafter, a pre-amorphous implantation process and neutral (or non-neutral) species implantation process is performed over the doped region(s) of the semiconductor substrate. Subsequently, a silicide is formed in the doped region(s). By conducting a pre-amorphous implantation combined with a neutral species implantation, the present invention reduces the contact resistance, such as at the contact area silicide and source/drain substrate interface.

    摘要翻译: 公开了一种制造半导体器件的方法。 首先,提供具有掺杂区域的半导体衬底。 此后,在半导体衬底的掺杂区域上执行预非晶体注入工艺和中性(或非中性)物质注入工艺。 随后,在掺杂区域中形成硅化物。 通过进行与中性物质注入组合的预非晶注入,本发明降低了接触电阻,例如在接触面积硅化物和源极/漏极衬底界面处。

    Damascene interconnect structure with cap layer
    6.
    发明申请
    Damascene interconnect structure with cap layer 有权
    镶嵌互连结构与盖层

    公开(公告)号:US20060118962A1

    公开(公告)日:2006-06-08

    申请号:US11004767

    申请日:2004-12-03

    IPC分类号: H01L23/48 H01L23/52

    摘要: A method of forming an integrated circuit interconnect structure is presented. A first conductive line is formed over a semiconductor substrate. A conductive cap layer is formed on the first conductive line to improve device reliability. An etch stop layer (ESL) is formed on the conductive cap layer. An inter-level dielectric (IMD) is formed on the ESL. A via opening and a trench are formed in the ESL, IMD, and conductive cap layer. A recess is formed in the first conductive line. The recess can be formed by over etching when the first dielectric is etched, or by a separate process such as argon sputtering. A second conductive line is formed filling the trench, opening and recess.

    摘要翻译: 提出了一种形成集成电路互连结构的方法。 在半导体衬底上形成第一导电线。 导电盖层形成在第一导电线上以提高器件的可靠性。 在导电盖层上形成蚀刻停止层(ESL)。 在ESL上形成层间电介质(IMD)。 通孔和沟槽形成在ESL,IMD和导电盖层中。 在第一导线中形成凹部。 当蚀刻第一电介质时,或者通过诸如氩气溅射的分离工艺,可以通过过蚀刻形成凹部。 形成第二导电线,填充沟槽,开口和凹陷。

    Damascene interconnect structure with cap layer
    7.
    发明授权
    Damascene interconnect structure with cap layer 有权
    镶嵌互连结构与盖层

    公开(公告)号:US07259463B2

    公开(公告)日:2007-08-21

    申请号:US11004767

    申请日:2004-12-03

    IPC分类号: H01L23/48

    摘要: A method of forming an integrated circuit interconnect structure is presented. A first conductive line is formed over a semiconductor substrate. A conductive cap layer is formed on the first conductive line to improve device reliability. An etch stop layer (ESL) is formed on the conductive cap layer. An inter-level dielectric (IMD) is formed on the ESL. A via opening and a trench are formed in the ESL, IMD, and conductive cap layer. A recess is formed in the first conductive line. The recess can be formed by over etching when the first dielectric is etched, or by a separate process such as argon sputtering. A second conductive line is formed filling the trench, opening and recess.

    摘要翻译: 提出了一种形成集成电路互连结构的方法。 在半导体衬底上形成第一导电线。 导电盖层形成在第一导电线上以提高器件的可靠性。 在导电盖层上形成蚀刻停止层(ESL)。 在ESL上形成层间电介质(IMD)。 通孔和沟槽形成在ESL,IMD和导电盖层中。 在第一导线中形成凹部。 当蚀刻第一电介质时,或者通过诸如氩气溅射的分离工艺,可以通过过蚀刻形成凹部。 形成第二导电线,填充沟槽,开口和凹陷。

    Approach to reduce the contact resistance
    8.
    发明授权
    Approach to reduce the contact resistance 有权
    降低接触电阻的方法

    公开(公告)号:US08101489B2

    公开(公告)日:2012-01-24

    申请号:US12021062

    申请日:2008-01-28

    IPC分类号: H01L21/336

    摘要: A method for fabricating a semiconductor device is disclosed. First, a semiconductor substrate having a doped region(s) is provided. Thereafter, a pre-amorphous implantation process and neutral (or non-neutral) species implantation process is performed over the doped region(s) of the semiconductor substrate. Subsequently, a silicide is formed in the doped region(s). By conducting a pre-amorphous implantation combined with a neutral species implantation, the present invention reduces the contact resistance, such as at the contact area silicide and source/drain substrate interface.

    摘要翻译: 公开了一种制造半导体器件的方法。 首先,提供具有掺杂区域的半导体衬底。 此后,在半导体衬底的掺杂区域上执行预非晶体注入工艺和中性(或非中性)物质注入工艺。 随后,在掺杂区域中形成硅化物。 通过进行与中性物质注入组合的预非晶注入,本发明降低了接触电阻,例如在接触面积硅化物和源极/漏极衬底界面处。

    SALICIDATION PROCESS USING ELECTROLESS PLATING TO DEPOSIT METAL AND INTRODUCE DOPANT IMPURITIES
    9.
    发明申请
    SALICIDATION PROCESS USING ELECTROLESS PLATING TO DEPOSIT METAL AND INTRODUCE DOPANT IMPURITIES 审中-公开
    使用电沉积金属沉淀金属和引入D ANT IMP TIES TIES TIES TIES TIES TIES

    公开(公告)号:US20090004851A1

    公开(公告)日:2009-01-01

    申请号:US11770817

    申请日:2007-06-29

    IPC分类号: H01L21/02

    摘要: A selective electroless plating operation provides for the selective deposition of a metal film only on exposed silicon surfaces of a semiconductor substrate and not on other surfaces such as dielectric surfaces. The plating solution includes metal ions and advantageously also includes dopant impurity ions. The pure metal or metal alloy film formed on the exposed silicon surfaces is then heat treated to form a metal silicide on the exposed silicon surfaces and to drive the dopant impurities to the interface formed between the exposed silicon surfaces and the metal silicide film.

    摘要翻译: 选择性化学镀操作提供仅在半导体衬底的暴露的硅表面上而不是在诸如电介质表面的其它表面上的金属膜的选择性沉积。 电镀溶液包括金属离子,并且有利地还包括掺杂剂杂质离子。 形成在暴露的硅表面上的纯金属或金属合金膜然后被热处理以在暴露的硅表面上形成金属硅化物,并将掺杂剂杂质驱动到形成在暴露的硅表面和金属硅化物膜之间的界面。