Boosted supply voltage generator and method therefore
    93.
    发明授权
    Boosted supply voltage generator and method therefore 有权
    因此,提高电源电压发生器和方法

    公开(公告)号:US09583169B2

    公开(公告)日:2017-02-28

    申请号:US15149401

    申请日:2016-05-09

    Abstract: A boosted supply voltage generator is selectively activated and deactivated to allow operations that are sensitive to variations on the boosted voltage to be performed with a stable boosted voltage. Techniques for deactivating and reactivating the voltage generator are also disclosed that enable more rapid recovery from deactivation such that subsequent operations can be commenced sooner. Such techniques include storing state information corresponding to the voltage generator when deactivated, where the stored state information is used when reactivating the voltage generator. Stored state information can include a state of a clock signal provided to the voltage generator.

    Abstract translation: 升压的电源电压发生器被选择性地激活和去激活,以允许以稳定的升压电压来执行对升压电压的变化敏感的操作。 还公开了用于停用和重新激活电压发生器的技术,其使得能够从停用中更快速地恢复,使得可以更快地开始后续操作。 这样的技术包括当停用时存储对应于电压发生器的状态信息,其中在重新激活电压发生器时使用存储的状态信息。 存储状态信息可以包括提供给电压发生器的时钟信号的状态。

    Memory device with reduced test time
    94.
    发明授权
    Memory device with reduced test time 有权
    内存设备测试时间缩短

    公开(公告)号:US09575125B1

    公开(公告)日:2017-02-21

    申请号:US14049543

    申请日:2013-10-09

    Abstract: In some examples, a memory device generates and exposes parity/difference information to a test system to reduce overall test time. The parity/difference information may be generated based on parity bits read from the memory device and parity bits produced from data bits stored in the memory device. In some cases, the parity/difference information may be compared to an expected parity/difference to determine a number of correctable errors which occurred during testing, while the data bits may be compared to expected data to determine a number of uncorrectable errors which occurred during testing.

    Abstract translation: 在一些示例中,存储器件生成并将奇偶校验/差异信息暴露给测试系统以减少总体测试时间。 可以基于从存储器件读取的奇偶校验位和从存储在存储器件中的数据位产生的校验位来生成校验/差分信息。 在某些情况下,可以将奇偶校验/差分信息与期望的奇偶校验/差异进行比较,以确定在测试期间发生的可校正错误的数量,同时可将数据比特与期望数据进行比较,以确定在期间发生的不可校正错误的数量 测试。

    Memory device with sampled resistance controlled write voltages
    95.
    发明授权
    Memory device with sampled resistance controlled write voltages 有权
    具有采样电阻控制写入电压的存储器件

    公开(公告)号:US09552863B1

    公开(公告)日:2017-01-24

    申请号:US14872438

    申请日:2015-10-01

    Abstract: A memory device is configured to identify a set of bit cells to be changed from a first state to a second state. In some examples, the memory device may apply a first voltage to the set of bit cells to change a least a first portion of the set of bit cells to the second state. In some cases, the memory device may also identify a second portion of the bit cells that remained in the first state following the application of the first voltage. In these cases, the memory device may apply a second voltage having a greater magnitude, duration, or both to the second portion of the set of bit cells in order to set the second portion of bit cells to the second state.

    Abstract translation: 存储器设备被配置为识别要从第一状态改变到第二状态的位单元的集合。 在一些示例中,存储器件可以向该位单元集合施加第一电压以将位组中的至少第一部分改变为第二状态。 在一些情况下,存储器件还可以识别在应用第一电压之后保持在第一状态的位单元的第二部分。 在这些情况下,存储器件可以将具有更大幅度,持续时间或两者的第二电压施加到位单元集合的第二部分,以便将位单元的第二部分设置为第二状态。

    Memory device with page emulation mode
    96.
    发明授权
    Memory device with page emulation mode 有权
    具有页面仿真模式的内存设备

    公开(公告)号:US09529726B2

    公开(公告)日:2016-12-27

    申请号:US14155816

    申请日:2014-01-15

    Abstract: In some examples, a memory device is configured to load multiple pages of an internal page size into a cache in response to receiving an activate command and to write multiple pages of the internal page size into a memory array in response to receiving a precharge command. In some implementations, the memory array is arranged to store multiple pages of the internal page size in a single physical row.

    Abstract translation: 在一些示例中,存储器设备被配置为响应于接收到激活命令而将内部页面大小的页面加载到高速缓存中,并且响应于接收到预充电命令而将内部页面大小的多页写入存储器阵列。 在一些实现中,存储器阵列被布置成在单个物理行中存储内部页面大小的多个页面。

    SELF-REFERENCED READ WITH OFFSET CURRENT IN A MEMORY
    97.
    发明申请
    SELF-REFERENCED READ WITH OFFSET CURRENT IN A MEMORY 审中-公开
    自动参考读取存储器中的偏移电流

    公开(公告)号:US20160307615A1

    公开(公告)日:2016-10-20

    申请号:US15193010

    申请日:2016-06-25

    Abstract: Self-referenced reading of a memory cell in a memory includes first applying a read voltage across the memory cell to produce a sample voltage. After applying the read voltage, a write current is applied to the memory cell to write a first state to the memory cell. After applying the write current, the read voltage is reapplied across the memory cell. An offset current is also applied while the read voltage is reapplied, and the resulting evaluation voltage from reapplying the read voltage with the offset current is compared with the sample voltage to determine the state of the memory cell.

    Abstract translation: 存储器单元的自参考读取包括首先在存储器单元上施加读取电压以产生采样电压。 在施加读取电压之后,将写入电流施加到存储器单元以将第一状态写入存储单元。 在施加写入电流之后,读取电压被重新应用于存储器单元。 在重新施加读取电压的同时施加偏置电流,并将得到的评估电压与读取电压重新应用偏移电流相比较,以确定存储单元的状态。

    BOOSTED SUPPLY VOLTAGE GENERATOR AND METHOD THEREFORE
    98.
    发明申请
    BOOSTED SUPPLY VOLTAGE GENERATOR AND METHOD THEREFORE 审中-公开
    增压供电电压发生器及其方法

    公开(公告)号:US20160254040A1

    公开(公告)日:2016-09-01

    申请号:US15149401

    申请日:2016-05-09

    Abstract: A boosted supply voltage generator is selectively activated and deactivated to allow operations that are sensitive to variations on the boosted voltage to be performed with a stable boosted voltage. Techniques for deactivating and reactivating the voltage generator are also disclosed that enable more rapid recovery from deactivation such that subsequent operations can be commenced sooner. Such techniques include storing state information corresponding to the voltage generator when deactivated, where the stored state information is used when reactivating the voltage generator. Stored state information can include a state of a clock signal provided to the voltage generator.

    Abstract translation: 升压的电源电压发生器被选择性地激活和去激活,以允许以稳定的升压电压来执行对升压电压的变化敏感的操作。 还公开了用于停用和重新激活电压发生器的技术,其使得能够从停用中更快速地恢复,使得可以更快地开始后续操作。 这样的技术包括当停用时存储对应于电压发生器的状态信息,其中在重新激活电压发生器时使用存储的状态信息。 存储状态信息可以包括提供给电压发生器的时钟信号的状态。

    Magnetoresistive device design and process integration with surrounding circuitry
    99.
    发明授权
    Magnetoresistive device design and process integration with surrounding circuitry 有权
    磁阻器件设计和工艺与周边电路集成

    公开(公告)号:US09412786B1

    公开(公告)日:2016-08-09

    申请号:US14872708

    申请日:2015-10-01

    CPC classification number: H01L27/222 G11C11/161 H01L43/08 H01L43/12

    Abstract: Magnetoresistive device architectures and methods for manufacturing are presented that facilitate integration of process steps associated with forming such devices into standard process flows used for surrounding logic/circuitry. In some embodiments, the magnetoresistive device structures are designed such that the devices are able to fit within the vertical dimensions of the integrated circuit associated with a single metal layer and a single layer of interlayer dielectric material. Integrating the processing for the magnetoresistive devices can include using the same standard interlayer dielectric material as used in the surrounding circuits on the integrated circuit as well as using standard vias to interconnect to at least one of the electrodes of the magnetoresistive devices.

    Abstract translation: 提出了磁阻器件结构和制造方法,其有助于将与将这些器件形成相关联的工艺步骤集成到用于周围逻辑/电路的标准工艺流程中。 在一些实施例中,磁阻器件结构被设计成使得器件能够安装在与单个金属层和单层层间电介质材料相关联的集成电路的垂直尺寸内。 集成用于磁阻器件的处理可以包括使用与在集成电路上的周围电路中使用的相同的标准层间绝缘材料,以及使用标准通孔来互连到磁阻器件的至少一个电极。

    Word line supply voltage generator for a memory device and method therefore
    100.
    发明授权
    Word line supply voltage generator for a memory device and method therefore 有权
    因此,用于存储器件的字线电源电压发生器和方法

    公开(公告)号:US09311980B1

    公开(公告)日:2016-04-12

    申请号:US14052223

    申请日:2013-10-11

    Abstract: A word line supply voltage generator is selectively activated and deactivated to allow internal memory operations that are sensitive to variations on word line voltages to be performed with a stable word line voltage. Techniques for deactivating and reactivating the voltage generator are also disclosed that enable more rapid recovery from deactivation such that subsequent operations can be commenced sooner.

    Abstract translation: 字线电源电压发生器被选择性地激活和去激活以允许以稳定的字线电压执行对字线电压变化敏感的内部存储器操作。 还公开了用于停用和重新激活电压发生器的技术,其使得能够从停用中更快速地恢复,使得可以更快地开始后续操作。

Patent Agency Ranking