SEMICONDUCTOR SYSTEM, DEVICE AND STRUCTURE
    243.
    发明申请
    SEMICONDUCTOR SYSTEM, DEVICE AND STRUCTURE 审中-公开
    半导体系统,器件和结构

    公开(公告)号:US20160204085A1

    公开(公告)日:2016-07-14

    申请号:US15079017

    申请日:2016-03-23

    Abstract: An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between at least a portion of the plurality of first transistors; a second layer of less than 2 micron thickness, the second layer including a plurality of second transistors, the second layer overlying the at least one metal layer; and at least one conductive structure constructed to provide power to a portion of the second transistors, where the provide power is controlled by at least one of the transistors.

    Abstract translation: 一种集成电路器件,包括:包括单晶的基底晶片,所述基底晶片包括多个第一晶体管; 至少一个金属层,提供所述多个第一晶体管的至少一部分之间的互连; 第二层厚度小于2微米,第二层包括多个第二晶体管,第二层覆盖至少一个金属层; 以及构造成向第二晶体管的一部分提供功率的至少一个导电结构,其中所述提供功率由至少一个晶体管控制。

    Method to form a 3D semiconductor device and structure
    249.
    发明授权
    Method to form a 3D semiconductor device and structure 有权
    形成3D半导体器件和结构的方法

    公开(公告)号:US08574929B1

    公开(公告)日:2013-11-05

    申请号:US13678584

    申请日:2012-11-16

    CPC classification number: H01L27/0688 H01L21/76254 H01L27/088 H01L27/092

    Abstract: A method to form a monolithic 3D device including: processing a first layer including first mono-crystal transistors; transferring a second mono-crystal layer on top of the first layer including first mono-crystal transistors by using ion-cut layer transfer; and repairing the damage caused by the ion-cut by using optical annealing.

    Abstract translation: 一种形成单片3D器件的方法,包括:处理包括第一单晶晶体管的第一层; 通过使用离子切割层转印在包括第一单晶体晶体管的第一层的顶部上转移第二单晶层; 并通过光学退火修复由离子切割引起的损伤。

    3D MEMORY DEVICES AND STRUCTURES WITH MEMORY ARRAYS AND METAL LAYERS

    公开(公告)号:US20250098182A1

    公开(公告)日:2025-03-20

    申请号:US18963630

    申请日:2024-11-28

    Abstract: A semiconductor device including: a first level including at least four independently controlled first memory arrays, where the first level includes first transistors; a second level disposed on top of the first level, where the second level includes second memory arrays; and a third level disposed on top of the second level, where the third level includes third transistors, at least one metal layer, and third memory arrays; a fourth level disposed on top of the third level, where the fourth level includes fourth transistors, another at least one metal layer, and is bonded to the third level, where the bonded includes metal-to-metal bonding regions, where the first level includes first filled holes, where the second level includes second filled holes; and a via connection through the second level and the third level, and where the fourth level includes at least one SRAM memory array.

Patent Agency Ranking