-
公开(公告)号:US09613844B2
公开(公告)日:2017-04-04
申请号:US14821683
申请日:2015-08-07
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar , Zeev Wurman , Israel Beinglass
IPC: H01L25/065 , H01L23/48 , H01L21/762 , H01L29/78 , H01L27/105 , H01L21/683 , H01L23/544 , H01L27/088 , G11C8/16 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/525 , H01L29/423 , H01L29/66 , H01L21/74 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/108 , H01L29/788 , H01L29/792 , H01L27/11 , H01L27/112 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L23/367 , H01L23/00 , H01L25/00
CPC classification number: H01L21/6835 , G11C8/16 , H01L21/743 , H01L21/76254 , H01L21/76898 , H01L21/8221 , H01L21/823828 , H01L21/84 , H01L23/3677 , H01L23/481 , H01L23/5252 , H01L23/544 , H01L24/45 , H01L24/48 , H01L25/0655 , H01L25/0657 , H01L25/50 , H01L27/0207 , H01L27/0688 , H01L27/088 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/10802 , H01L27/10873 , H01L27/10876 , H01L27/10894 , H01L27/10897 , H01L27/11 , H01L27/1108 , H01L27/112 , H01L27/11206 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/11807 , H01L27/11898 , H01L27/1203 , H01L27/1214 , H01L27/1266 , H01L29/4236 , H01L29/66272 , H01L29/66621 , H01L29/66825 , H01L29/66833 , H01L29/66901 , H01L29/78 , H01L29/7841 , H01L29/7843 , H01L29/7881 , H01L29/792 , H01L2221/68368 , H01L2223/5442 , H01L2223/54426 , H01L2224/131 , H01L2224/16225 , H01L2224/16235 , H01L2224/32145 , H01L2224/32225 , H01L2224/45124 , H01L2224/45147 , H01L2224/48091 , H01L2224/48227 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2224/83894 , H01L2225/06513 , H01L2225/06541 , H01L2225/06558 , H01L2924/00011 , H01L2924/01004 , H01L2924/01013 , H01L2924/01018 , H01L2924/01019 , H01L2924/01029 , H01L2924/01046 , H01L2924/01066 , H01L2924/01068 , H01L2924/01077 , H01L2924/01078 , H01L2924/01322 , H01L2924/10253 , H01L2924/10329 , H01L2924/12032 , H01L2924/12033 , H01L2924/12036 , H01L2924/12042 , H01L2924/1301 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/1431 , H01L2924/1434 , H01L2924/1461 , H01L2924/15311 , H01L2924/1579 , H01L2924/16152 , H01L2924/19041 , H01L2924/30105 , H01L2924/3011 , H01L2924/3025 , H01L2924/00014 , H01L2924/014 , H01L2924/00015 , H01L2924/00 , H01L2224/80001
Abstract: A 3D semiconductor device, including: a first layer including first transistors; a first interconnection layer interconnecting the first transistors and overlying the first layer; and a second layer including second transistors, where the second layer thickness is less than 2 microns and greater than 5 nm, where the second layer is overlying the first interconnection layer, and where the second layer includes dice lines formed by an etch step.
-
公开(公告)号:US09460978B1
公开(公告)日:2016-10-04
申请号:US13864243
申请日:2013-04-17
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak Sekar
CPC classification number: H01L21/4871 , H01L21/823487 , H01L23/34 , H01L23/367 , H01L23/3677 , H01L23/373 , H01L23/3732 , H01L23/49827 , H01L23/49838 , H01L23/5226 , H01L23/60 , H01L25/0657 , H01L25/50 , H01L27/0207 , H01L27/0248 , H01L27/0688 , H01L27/092 , H01L27/098 , H01L2225/06527 , H01L2225/06541 , H01L2225/06589 , H01L2924/0002 , H01L2924/00
Abstract: A 3D semiconductor device, including: a first layer including first transistors; a second layer overlying the first transistors and including second transistors; wherein the second layer includes a through layer via with a diameter of less than 150 nm; and a Phase-Lock-Loop (PLL) circuit, where the Phase-Lock-Loop (PLL) circuit is connected to at least one input structure, and where the least one input structure is designed to connect an input to the device from external devices.
Abstract translation: 一种3D半导体器件,包括:包括第一晶体管的第一层; 覆盖所述第一晶体管并包括第二晶体管的第二层; 其中所述第二层包括直径小于150nm的贯通层通孔; 以及锁相环(PLL)电路,其中锁相环(PLL)电路连接到至少一个输入结构,并且其中至少一个输入结构被设计为将外部连接到设备的输入 设备。
-
公开(公告)号:US20160204085A1
公开(公告)日:2016-07-14
申请号:US15079017
申请日:2016-03-23
Applicant: Monolithic 3D Inc.
Inventor: Deepak Sekar , Zvi Or-Bach , Brian Cronquist
IPC: H01L25/065
CPC classification number: H01L25/0657 , H01L21/823475 , H01L23/3677 , H01L23/481 , H01L23/5225 , H01L27/0688 , H01L27/088 , H01L27/0886 , H01L27/092 , H01L27/0922 , H01L2225/06527 , H01L2225/06541 , H01L2225/06589 , H01L2924/0002 , H01L2924/00
Abstract: An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between at least a portion of the plurality of first transistors; a second layer of less than 2 micron thickness, the second layer including a plurality of second transistors, the second layer overlying the at least one metal layer; and at least one conductive structure constructed to provide power to a portion of the second transistors, where the provide power is controlled by at least one of the transistors.
Abstract translation: 一种集成电路器件,包括:包括单晶的基底晶片,所述基底晶片包括多个第一晶体管; 至少一个金属层,提供所述多个第一晶体管的至少一部分之间的互连; 第二层厚度小于2微米,第二层包括多个第二晶体管,第二层覆盖至少一个金属层; 以及构造成向第二晶体管的一部分提供功率的至少一个导电结构,其中所述提供功率由至少一个晶体管控制。
-
公开(公告)号:US09252134B2
公开(公告)日:2016-02-02
申请号:US14541452
申请日:2014-11-14
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist
IPC: H01L23/00 , H01L25/065 , H01L21/768 , H01L23/48 , H01L23/485 , H01L23/522 , H01L27/06 , H01L29/66 , H01L21/74 , H01L25/00 , H01L27/088 , H01L27/092 , H01L29/423 , H01L29/78
CPC classification number: H01L25/0657 , H01L21/743 , H01L21/76898 , H01L23/481 , H01L23/485 , H01L23/522 , H01L24/25 , H01L25/50 , H01L27/0688 , H01L27/088 , H01L27/092 , H01L29/4236 , H01L29/66621 , H01L29/78 , H01L2224/24146 , H01L2225/06544 , H01L2225/06589 , H01L2924/0002 , H01L2924/01104 , H01L2924/12032 , H01L2924/12042 , H01L2924/13091 , H01L2924/2064 , H01L2924/351 , H01L2924/00
Abstract: An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between the plurality of first transistors; a second layer including a plurality of second transistors, the second layer overlying the at least one metal layer, where the plurality of second transistors include single crystal, and where the second layer includes a through layer via with a diameter of less than 250 nm; a plurality of conductive pads, where at least one of the conductive pads overlays at least one of the second transistors; and at least one I/O circuit, where the at least one I/O circuit is adapted to interface with external devices through at least one of the plurality of conductive pads, where the at least one I/O circuit includes at least one of the first transistors.
Abstract translation: 一种集成电路器件,包括:包括单晶的基底晶片,所述基底晶片包括多个第一晶体管; 提供所述多个第一晶体管之间的互连的至少一个金属层; 第二层,包括多个第二晶体管,所述第二层覆盖所述至少一个金属层,其中所述多个第二晶体管包括单晶,并且其中所述第二层包括直径小于250nm的贯穿层通孔; 多个导电焊盘,其中至少一个所述导电焊盘覆盖所述第二晶体管中的至少一个; 以及至少一个I / O电路,其中所述至少一个I / O电路适于通过所述多个导电焊盘中的至少一个与外部设备进行接口,其中所述至少一个I / O电路包括以下中的至少一个: 第一个晶体管。
-
公开(公告)号:US20150348945A1
公开(公告)日:2015-12-03
申请号:US14821683
申请日:2015-08-07
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar , Zeev Wurman , Israel Beinglass
IPC: H01L25/065 , H01L23/532 , H01L29/45 , H01L27/088 , H01L27/06 , H01L23/544 , H01L23/522
CPC classification number: H01L21/6835 , G11C8/16 , H01L21/743 , H01L21/76254 , H01L21/76898 , H01L21/8221 , H01L21/823828 , H01L21/84 , H01L23/3677 , H01L23/481 , H01L23/5252 , H01L23/544 , H01L24/45 , H01L24/48 , H01L25/0655 , H01L25/0657 , H01L25/50 , H01L27/0207 , H01L27/0688 , H01L27/088 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/10802 , H01L27/10873 , H01L27/10876 , H01L27/10894 , H01L27/10897 , H01L27/11 , H01L27/1108 , H01L27/112 , H01L27/11206 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/11807 , H01L27/11898 , H01L27/1203 , H01L27/1214 , H01L27/1266 , H01L29/4236 , H01L29/66272 , H01L29/66621 , H01L29/66825 , H01L29/66833 , H01L29/66901 , H01L29/78 , H01L29/7841 , H01L29/7843 , H01L29/7881 , H01L29/792 , H01L2221/68368 , H01L2223/5442 , H01L2223/54426 , H01L2224/131 , H01L2224/16225 , H01L2224/16235 , H01L2224/32145 , H01L2224/32225 , H01L2224/45124 , H01L2224/45147 , H01L2224/48091 , H01L2224/48227 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2224/83894 , H01L2225/06513 , H01L2225/06541 , H01L2225/06558 , H01L2924/00011 , H01L2924/01004 , H01L2924/01013 , H01L2924/01018 , H01L2924/01019 , H01L2924/01029 , H01L2924/01046 , H01L2924/01066 , H01L2924/01068 , H01L2924/01077 , H01L2924/01078 , H01L2924/01322 , H01L2924/10253 , H01L2924/10329 , H01L2924/12032 , H01L2924/12033 , H01L2924/12036 , H01L2924/12042 , H01L2924/1301 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/1431 , H01L2924/1434 , H01L2924/1461 , H01L2924/15311 , H01L2924/1579 , H01L2924/16152 , H01L2924/19041 , H01L2924/30105 , H01L2924/3011 , H01L2924/3025 , H01L2924/00014 , H01L2924/014 , H01L2924/00015 , H01L2924/00 , H01L2224/80001
Abstract: A 3D semiconductor device, including: a first layer including first transistors; a first interconnection layer interconnecting the first transistors and overlying the first layer; and a second layer including second transistors, where the second layer thickness is less than 2 microns and greater than 5 nm, where the second layer is overlying the first interconnection layer, and where the second layer includes dice lines formed by an etch step.
Abstract translation: 一种3D半导体器件,包括:包括第一晶体管的第一层; 互连第一晶体管并覆盖第一层的第一互连层; 以及包括第二晶体管的第二层,其中所述第二层厚度小于2微米且大于5nm,其中所述第二层覆盖所述第一互连层,并且其中所述第二层包括通过蚀刻步骤形成的管芯线。
-
公开(公告)号:US20150249053A1
公开(公告)日:2015-09-03
申请号:US14626563
申请日:2015-02-19
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L23/538 , H01L27/088 , H01L27/06
CPC classification number: H01L23/5386 , H01L27/0688 , H01L27/085 , H01L27/0886 , H01L27/092 , H01L27/10802 , H01L27/1108 , H01L27/11524 , H01L27/11551 , H01L27/228 , H01L27/2436 , H01L27/249 , H01L45/04 , H01L45/06 , H01L45/085 , H01L45/1226 , H01L45/1233 , H01L45/145 , H01L45/146 , H01L45/1675 , H01L2224/16225 , H01L2224/32225 , H01L2224/73204 , H01L2924/15311 , H01L2924/00
Abstract: A semiconductor device including: a first layer including first transistors including at least one first monocrystalline silicon transistor channel; a second layer including second transistors including at least one second monocrystalline non-silicon transistor channel; a plurality of connection paths extending from the second transistors to the first transistors, where at least one of the connection paths includes at least one through layer via with a diameter of less than 200 nm.
Abstract translation: 一种半导体器件,包括:包括第一晶体管的第一层,所述第一晶体管包括至少一个第一单晶硅晶体管沟道; 第二层,包括包括至少一个第二单晶非硅晶体管沟道的第二晶体管; 从第二晶体管延伸到第一晶体管的多个连接路径,其中至少一个连接路径包括直径小于200nm的至少一个贯穿层通孔。
-
公开(公告)号:US09030858B2
公开(公告)日:2015-05-12
申请号:US13624968
申请日:2012-09-23
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak Sekar , Brian Cronquist , Paul Lim
IPC: G11C11/34 , H01L27/108 , G11C5/02 , G11C5/06 , H01L27/06 , H01L29/78 , G11C11/406 , H01L23/00 , H01L27/02
CPC classification number: H01L27/10873 , G11C5/025 , G11C5/063 , G11C11/406 , G11C2211/4016 , H01L24/16 , H01L24/94 , H01L27/0203 , H01L27/0688 , H01L27/10802 , H01L27/10894 , H01L27/10897 , H01L29/7841 , H01L29/785 , H01L2224/16145 , H01L2224/16225 , H01L2224/94 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06565 , H01L2924/10253 , H01L2924/12032 , H01L2924/12033 , H01L2924/1301 , H01L2924/1305 , H01L2924/13091 , H01L2924/1431 , H01L2924/1434 , H01L2224/81 , H01L2924/00
Abstract: A semiconductor device, including: a first semiconductor layer including first transistors, wherein the first transistors are interconnected by at least one metal layer including aluminum or copper; and a second mono-crystallized semiconductor layer including second transistors and overlaying the at least one metal layer, wherein the at least one metal layer is in-between the first semiconductor layer and the second mono-crystallized semiconductor layer, wherein the second mono-crystallized semiconductor layer is less than 100 nm in thickness, and wherein the second transistors include horizontally oriented transistors.
Abstract translation: 一种半导体器件,包括:包括第一晶体管的第一半导体层,其中所述第一晶体管通过包括铝或铜的至少一个金属层互连; 以及包括第二晶体管并覆盖所述至少一个金属层的第二单结晶半导体层,其中所述至少一个金属层位于所述第一半导体层和所述第二单结晶半导体层之间,其中所述第二单结晶半导体层 半导体层的厚度小于100nm,其中第二晶体管包括水平取向的晶体管。
-
248.
公开(公告)号:US08703597B1
公开(公告)日:2014-04-22
申请号:US13869963
申请日:2013-04-25
Applicant: Monolithic 3D Inc.
Inventor: Deepak Sekar , Zvi Or-Bach , Brian Cronquist
IPC: H01L21/44 , H01L21/82 , H01L21/822
CPC classification number: H01L21/76898 , H01L21/268 , H01L21/76254 , H01L21/84 , H01L23/481 , H01L24/05 , H01L27/0623 , H01L27/0688 , H01L27/082 , H01L27/088 , H01L27/092 , H01L27/1203 , H01L29/0673 , H01L29/66545 , H01L29/785 , H01L2224/0401 , H01L2224/16225 , H01L2924/12032 , H01L2924/1305 , H01L2924/1306 , H01L2924/13062 , H01L2924/13091 , H01L2924/15788 , H01L2924/16152 , H01L2924/351 , H01L2924/00
Abstract: A method for fabricating a device, the method including: providing a first layer including first transistors, where the first transistors include a mono-crystalline semiconductor; overlaying a second semiconductor layer over the first layer; fabricating a plurality of memory cell control lines where the control lines include a portion of the second layer; where the second layer includes second transistors, where the second transistors include a mono-crystalline semiconductor, and where the second transistors are configured to be memory cells.
Abstract translation: 一种制造器件的方法,所述方法包括:提供包括第一晶体管的第一层,其中所述第一晶体管包括单晶半导体; 在第一层上覆盖第二半导体层; 制造多个存储单元控制线,其中控制线包括第二层的一部分; 其中第二层包括第二晶体管,其中第二晶体管包括单晶半导体,并且其中第二晶体管被配置为存储单元。
-
249.
公开(公告)号:US08574929B1
公开(公告)日:2013-11-05
申请号:US13678584
申请日:2012-11-16
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak Sekar , Brian Cronquist
IPC: H01L21/477
CPC classification number: H01L27/0688 , H01L21/76254 , H01L27/088 , H01L27/092
Abstract: A method to form a monolithic 3D device including: processing a first layer including first mono-crystal transistors; transferring a second mono-crystal layer on top of the first layer including first mono-crystal transistors by using ion-cut layer transfer; and repairing the damage caused by the ion-cut by using optical annealing.
Abstract translation: 一种形成单片3D器件的方法,包括:处理包括第一单晶晶体管的第一层; 通过使用离子切割层转印在包括第一单晶体晶体管的第一层的顶部上转移第二单晶层; 并通过光学退火修复由离子切割引起的损伤。
-
公开(公告)号:US20250098182A1
公开(公告)日:2025-03-20
申请号:US18963630
申请日:2024-11-28
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han , Brian Cronquist
IPC: H10B80/00 , H01L23/00 , H01L25/065 , H01L25/18
Abstract: A semiconductor device including: a first level including at least four independently controlled first memory arrays, where the first level includes first transistors; a second level disposed on top of the first level, where the second level includes second memory arrays; and a third level disposed on top of the second level, where the third level includes third transistors, at least one metal layer, and third memory arrays; a fourth level disposed on top of the third level, where the fourth level includes fourth transistors, another at least one metal layer, and is bonded to the third level, where the bonded includes metal-to-metal bonding regions, where the first level includes first filled holes, where the second level includes second filled holes; and a via connection through the second level and the third level, and where the fourth level includes at least one SRAM memory array.
-
-
-
-
-
-
-
-
-