DIODES WITH NATIVE OXIDE REGIONS FOR USE IN MEMORY ARRAYS AND METHODS OF FORMING THE SAME
    23.
    发明申请
    DIODES WITH NATIVE OXIDE REGIONS FOR USE IN MEMORY ARRAYS AND METHODS OF FORMING THE SAME 有权
    具有用于存储器阵列的内部氧化物区域的二极体及其形成方法

    公开(公告)号:US20120193756A1

    公开(公告)日:2012-08-02

    申请号:US13020007

    申请日:2011-02-02

    摘要: In a first aspect, a vertical semiconductor diode is provided that includes (1) a first semiconductor layer formed above a substrate; (2) a second semiconductor layer formed above the first semiconductor layer; (3) a first native oxide layer formed above the first semiconductor layer; and (4) a third semiconductor layer formed above the first semiconductor layer, second semiconductor layer and first native oxide layer so as to form the vertical semiconductor diode that includes the first native oxide layer. Numerous other aspects are provided.

    摘要翻译: 在第一方面,提供一种垂直半导体二极管,其包括:(1)形成在基板上的第一半导体层; (2)形成在第一半导体层上方的第二半导体层; (3)形成在所述第一半导体层上方的第一自然氧化物层; 以及(4)形成在第一半导体层上的第三半导体层,第二半导体层和第一自然氧化物层,以形成包括第一自然氧化物层的垂直半导体二极管。 提供了许多其他方面。

    Integration methods for carbon films in two- and three-dimensional memories formed therefrom
    24.
    发明授权
    Integration methods for carbon films in two- and three-dimensional memories formed therefrom 有权
    由其形成的二维和三维记忆中的碳膜的积分方法

    公开(公告)号:US08093123B2

    公开(公告)日:2012-01-10

    申请号:US12541075

    申请日:2009-08-13

    IPC分类号: H01L21/8242

    摘要: Methods of forming memory cells are disclosed which include forming a pillar above a substrate, the pillar including a steering element and a memory element, and performing one or more etches vertically through the pillar to form multiple memory cells. Memory cells formed from such methods, as well as numerous other aspects are also disclosed.

    摘要翻译: 公开了形成存储器单元的方法,其包括在衬底上形成柱,所述柱包括转向元件和存储元件,并且通过柱垂直地执行一个或多个蚀刻以形成多个存储单元。 还公开了由这些方法形成的存储单元以及许多其它方面。

    METHODS AND SYSTEMS FOR CONTROLLING TEMPERATURE DURING MICROFEATURE WORKPIECE PROCESSING, E.G., CVD DEPOSITION
    25.
    发明申请
    METHODS AND SYSTEMS FOR CONTROLLING TEMPERATURE DURING MICROFEATURE WORKPIECE PROCESSING, E.G., CVD DEPOSITION 有权
    微生物加工过程中控制温度的方法和系统,E.G.,CVD沉积

    公开(公告)号:US20100282164A1

    公开(公告)日:2010-11-11

    申请号:US12840153

    申请日:2010-07-20

    IPC分类号: C23C16/00 B05C11/00

    CPC分类号: C23C16/00 C23C16/46

    摘要: The present disclosure provides methods and systems for controlling temperature. The method has particular utility in connection with controlling temperature in a deposition process, e.g., in depositing a heat-reflective material via CVD. One exemplary embodiment provides a method that involves monitoring a first temperature outside the deposition chamber and a second temperature inside the deposition chamber. An internal temperature in the deposition chamber can be increased in accordance with a ramp profile by (a) comparing a control temperature to a target temperature, and (b) selectively delivering heat to the deposition chamber in response to a result of the comparison. The target temperature may be determined in accordance with the ramp profile, but the control temperature in one implementation alternates between the first temperature and the second temperature.

    摘要翻译: 本公开提供了用于控制温度的方法和系统。 该方法在沉积工艺中控制温度,例如通过CVD沉积热反射材料方面具有特别的用途。 一个示例性实施例提供了一种方法,其涉及监测沉积室外的第一温度和沉积室内的第二温度。 通过(a)将控制温度与目标温度进行比较,可以根据斜坡分布来增加沉积室中的内部温度,以及(b)响应于比较的结果,选择性地将热量输送到沉积室。 目标温度可以根据斜坡分布来确定,但是一个实现中的控制温度在第一温度和第二温度之间交替。

    Methods and apparatus for processing microfeature workpieces, e.g., for depositing materials on microfeature workpieces
    27.
    发明授权
    Methods and apparatus for processing microfeature workpieces, e.g., for depositing materials on microfeature workpieces 失效
    用于加工微型工件的方法和装置,例如用于在微型工件上沉积材料

    公开(公告)号:US07422635B2

    公开(公告)日:2008-09-09

    申请号:US10652461

    申请日:2003-08-28

    摘要: The present disclosure suggests several systems and methods for batch processing of microfeature workpieces, e.g., semiconductor wafers or the like. One exemplary implementation provides a method of depositing a reaction product on each of a batch of workpieces positioned in a process chamber in a spaced-apart relationship. A first gas may be delivered to an elongate first delivery conduit that includes a plurality of outlets spaced along a length of the conduit. A first gas flow may be directed by the outlets to flow into at least one of the process spaces between adjacent workpieces along a first vector that is transverse to the direction in which the workpieces are spaced. A second gas may be delivered to an elongate second delivery conduit that also has outlets spaced along its length. A second gas flow of the second gas may be directed by the outlets to flow into the process spaces along a second vector that is transverse to the first direction.

    摘要翻译: 本公开提出了用于批量处理微特征工件(例如半导体晶片等)的几种系统和方法。 一个示例性实施方案提供了一种在间隔开的关系中将反应产物沉积在处理室中的一批工件的每一个上的方法。 第一气体可以被输送到细长的第一输送管道,该第一输送管道包括沿管道的长度间隔开的多个出口。 第一气流可以由出口引导,沿着横向于工件间隔开的方向的第一向量流入相邻工件之间的至少一个工艺空间。 第二气体可以被输送到细长的第二输送管道,该第二输送管道也具有沿其长度间隔开的出口。 第二气体的第二气流可以由出口引导,沿着横向于第一方向的第二向量流入处理空间。

    DRAM cells
    29.
    发明授权
    DRAM cells 失效
    DRAM单元

    公开(公告)号:US07268382B2

    公开(公告)日:2007-09-11

    申请号:US11449433

    申请日:2006-06-07

    IPC分类号: H01L29/72

    摘要: The invention includes a method of forming a rugged semiconductor-containing surface. A first semiconductor layer is formed over a substrate, and a second semiconductor layer is formed over the first semiconductor layer. Subsequently, a third semiconductor layer is formed over the second semiconductor layer, and semiconductor-containing seeds are formed over the third semiconductor layer. The seeds are annealed to form the rugged semiconductor-containing surface. The first, second and third semiconductor layers are part of a common stack, and can be together utilized within a storage node of a capacitor construction. The invention also includes semiconductor structures comprising rugged surfaces. The rugged surfaces can be, for example, rugged silicon.

    摘要翻译: 本发明包括形成坚固的含半导体的表面的方法。 在衬底上形成第一半导体层,并且在第一半导体层上形成第二半导体层。 随后,在第二半导体层上形成第三半导体层,并且在第三半导体层上形成含半导体的种子。 将种子退火以形成坚固的含半导体的表面。 第一,第二和第三半导体层是公共堆叠的一部分,并且可以在电容器结构的存储节点内一起使用。 本发明还包括包括粗糙表面的半导体结构。 坚固的表面可以是例如坚固的硅。