Folded memory modules
    31.
    发明授权

    公开(公告)号:US11409682B2

    公开(公告)日:2022-08-09

    申请号:US16950861

    申请日:2020-11-17

    Applicant: Rambus Inc.

    Abstract: A memory module comprises a data interface including a plurality of data lines and a plurality of configurable switches coupled between the data interface and a data path to one or more memories. The effective width of the memory module can be configured by enabling or disabling different subsets of the configurable switches. The configurable switches may be controlled by manual switches, by a buffer on the memory module, by an external memory controller, or by the memories on the memory module.

    Memory mirroring
    32.
    发明授权

    公开(公告)号:US11106542B2

    公开(公告)日:2021-08-31

    申请号:US16593305

    申请日:2019-10-04

    Applicant: Rambus Inc.

    Abstract: Described is memory system enabling memory mirroring in single write operations for the primary and backup data storage. The memory system utilizes a memory channel including one or more latency groups, with each latency group encompassing a number of memory modules that have the same signal timing to the controller. A primary copy and a backup copy of a data element can be written to two memory modules in the same latency group of the channel and in a single write operation. The buses of the channel may have the same trace length to each of the memory modules within a latency group.

    FOLDED MEMORY MODULES
    33.
    发明申请

    公开(公告)号:US20200026677A1

    公开(公告)日:2020-01-23

    申请号:US16525315

    申请日:2019-07-29

    Applicant: Rambus Inc.

    Abstract: A memory module comprises a data interface including a plurality of data lines and a plurality of configurable switches coupled between the data interface and a data path to one or more memories. The effective width of the memory module can be configured by enabling or disabling different subsets of the configurable switches. The configurable switches may be controlled by manual switches, by a buffer on the memory module, by an external memory controller, or by the memories on the memory module.

    Memory mirroring
    34.
    发明授权

    公开(公告)号:US10437685B2

    公开(公告)日:2019-10-08

    申请号:US15783177

    申请日:2017-10-13

    Applicant: Rambus Inc.

    Abstract: Described is memory system enabling memory mirroring in single write operations for the primary and backup data storage. The memory system utilizes a memory channel including one or more latency groups, with each latency group encompassing a number of memory modules that have the same signal timing to the controller. A primary copy and a backup copy of a data element can be written to two memory modules in the same latency group of the channel and in a single write operation. The buses of the channel may have the same trace length to each of the memory modules within a latency group.

    High Performance, High Capacity Memory Modules and Systems

    公开(公告)号:US20180285013A1

    公开(公告)日:2018-10-04

    申请号:US15745396

    申请日:2016-07-14

    Applicant: Rambus Inc.

    Abstract: Described are memory modules that include address-buffer components and data-buffer components that together support wide- and narrow-data modes. The address-buffer component manages communication between a memory controller and two sets of memory components. In the wide-data mode, the address-buffer enables memory components in each set and instructs the data-buffer components to communicate full-width read and write data by combining data from or to from both sets for each memory access. In the narrow-data mode, the address-buffer enables memory components in just one of the two sets and instructs the data-buffer components to half-width read and write data with one set per memory access.

Patent Agency Ranking