Forming fins of different materials on the same substrate
    42.
    发明授权
    Forming fins of different materials on the same substrate 有权
    在同一基板上形成不同材料的翅片

    公开(公告)号:US09368492B2

    公开(公告)日:2016-06-14

    申请号:US14054009

    申请日:2013-10-15

    Abstract: A semiconductor substrate may be formed by providing an providing a semiconductor-on-insulator (SOI) substrate including a base semiconductor layer, a buried insulator layer above the base semiconductor layer, and a SOI layer comprising a first semiconductor material above the buried insulator layer; forming an isolation region in the SOI layer isolating a first portion of the SOI layer from a second portion of the SOI layer; removing the second portion of the SOI layer to expose a portion of the buried insulator layer; forming a hole in the exposed portion of the buried insulator layer to expose a portion of the base semiconductor layer; and forming a semiconductor layer made of a second semiconductor material on the exposed portion of the base semiconductor layer, so that the replacement semiconductor layer covers the exposed region of the buried insulator layer.

    Abstract translation: 半导体衬底可以通过提供一种提供绝缘体上半导体(SOI)衬底而形成,该衬底包括基底半导体层,在该半导体基底上方的掩埋绝缘体层,以及包含掩埋绝缘体层之上的第一半导体材料的SOI层 ; 在所述SOI层中形成隔离区,其将所述SOI层的第一部分与所述SOI层的第二部分隔离; 去除所述SOI层的所述第二部分以暴露所述掩埋绝缘体层的一部分; 在所述掩埋绝缘体层的暴露部分中形成孔以暴露所述基底半导体层的一部分; 以及在所述基底半导体层的所述暴露部分上形成由第二半导体材料制成的半导体层,使得所述替换半导体层覆盖所述掩埋绝缘体层的所述暴露区域。

    Multi-height FinFETs with coplanar topography background
    45.
    发明授权
    Multi-height FinFETs with coplanar topography background 有权
    具有共面形貌背景的多高度FinFET

    公开(公告)号:US09331201B2

    公开(公告)日:2016-05-03

    申请号:US13906428

    申请日:2013-05-31

    Abstract: A semiconductor structure is provided that has semiconductor fins having variable heights without any undue topography. The semiconductor structure includes a semiconductor substrate having a first semiconductor surface and a second semiconductor surface, wherein the first semiconductor surface is vertically offset and located above the second semiconductor surface. An oxide region is located directly on the first semiconductor surface and/or the second semiconductor surface. A first set of first semiconductor fins having a first height is located above the first semiconductor surface of the semiconductor substrate. A second set of second semiconductor fins having a second height is located above the second semiconductor surface, wherein the second height is different than the first height and wherein each first semiconductor fin and each second semiconductor fin have topmost surfaces which are coplanar with each other.

    Abstract translation: 提供半导体结构,其半导体鳍片具有可变的高度,而没有任何不适当的形貌。 半导体结构包括具有第一半导体表面和第二半导体表面的半导体衬底,其中第一半导体表面垂直偏移并位于第二半导体表面上方。 氧化物区域直接位于第一半导体表面和/或第二半导体表面上。 具有第一高度的第一组第一半导体散热片位于半导体衬底的第一半导体表面之上。 具有第二高度的第二组第二半导体翅片位于第二半导体表面上方,其中第二高度不同于第一高度,并且其中每个第一半导体鳍片和每个第二半导体鳍片具有彼此共面的最顶面。

    Stacked semiconductor device
    49.
    发明授权
    Stacked semiconductor device 有权
    堆叠半导体器件

    公开(公告)号:US09224811B2

    公开(公告)日:2015-12-29

    申请号:US14215398

    申请日:2014-03-17

    Abstract: A stacked semiconductor device includes a first pair of vertically stacked self-aligned nanowires, a second pair of vertically stacked self-aligned nanowires, and a gate upon a semiconductor substrate, the gate surrounding portions of the first pair of vertically stacked self-aligned nanowires and the second pair of vertically stacked self-aligned nanowires. First epitaxy may merge the first pair of vertically stacked self-aligned nanowires and second epitaxy may merge second pair of vertically stacked self-aligned nanowires. The stacked semiconductor device may be fabricated by forming a lattice-fin upon the semiconductor substrate and the gate surrounding a portion of the lattice-fin. The vertically stacked self-aligned nanowires may be formed by selectively removing a plurality of layers from the lattice-fin.

    Abstract translation: 堆叠的半导体器件包括第一对垂直堆叠的自对准纳米线,第二对垂直堆叠的自对准纳米线和半导体衬底上的栅极,第一对垂直堆叠的自对准纳米线的栅极周围部分 和第二对垂直堆叠的自对准纳米线。 第一外延可以合并第一对垂直堆叠的自对准纳米线,并且第二外延可以合并第二对垂直堆叠的自对准纳米线。 层叠的半导体器件可以通过在半导体衬底上形成晶格鳍并围绕晶格鳍的一部分形成栅极来制造。 垂直堆叠的自对准纳米线可以通过从晶格鳍选择性地去除多个层来形成。

    PREVENTION OF FIN EROSION FOR SEMICONDUCTOR DEVICES
    50.
    发明申请
    PREVENTION OF FIN EROSION FOR SEMICONDUCTOR DEVICES 有权
    防止半导体器件的腐蚀

    公开(公告)号:US20140124840A1

    公开(公告)日:2014-05-08

    申请号:US13670674

    申请日:2012-11-07

    CPC classification number: H01L29/66545 H01L29/66795 H01L29/785

    Abstract: A dielectric metal compound liner can be deposited on a semiconductor fin prior to formation of a disposable gate structure. The dielectric metal compound liner protects the semiconductor fin during the pattering of the disposable gate structure and a gate spacer. The dielectric metal compound liner can be removed prior to formation of source and drain regions and a replacement gate structure. Alternately, a dielectric metal compound liner can be deposited on a semiconductor fin and a gate stack, and can be removed after formation of a gate spacer. Further, a dielectric metal compound liner can be deposited on a semiconductor fin and a disposable gate structure, and can be removed after formation of a gate spacer and removal of the disposable gate structure. The dielectric metal compound liner can protect the semiconductor fin during formation of the gate spacer in each embodiment.

    Abstract translation: 在形成一次性栅极结构之前,介电金属化合物衬垫可沉积在半导体鳍片上。 介电金属复合衬里在一​​次性栅极结构和栅极间隔物的图案期间保护半导体鳍片。 在形成源极和漏极区域和替换栅极结构之前,可以去除电介质金属化合物衬垫。 或者,介电金属化合物衬垫可以沉积在半导体鳍片和栅极叠层上,并且可以在形成栅极间隔物之后被去除。 此外,可以在半导体鳍片和一次性栅极结构上沉积电介质金属化合物衬垫,并且可以在形成栅极间隔物和去除一次性栅极结构之后被去除。 在各实施例中,介电金属化合物衬垫可以在形成栅极间隔物期间保护半导体鳍片。

Patent Agency Ranking