MEMORY CELL HAVING A VERTICAL SELECTION GATE FORMED IN AN FDSOI SUBSTRATE
    75.
    发明申请
    MEMORY CELL HAVING A VERTICAL SELECTION GATE FORMED IN AN FDSOI SUBSTRATE 审中-公开
    在FDSOI基板中形成垂直选择栅的存储单元

    公开(公告)号:US20160372561A1

    公开(公告)日:2016-12-22

    申请号:US15252090

    申请日:2016-08-30

    Abstract: A memory cell formed in a semiconductor substrate, includes a selection gate extending vertically in a trench made in the substrate, and isolated from the substrate by a first layer of gate oxide, a horizontal floating gate extending above the substrate and isolated from the substrate by a second layer of gate oxide, and a horizontal control gate extending above the floating gate. The selection gate covers a lateral face of the floating gate. The floating gate is separated from the selection gate only by the first layer of gate oxide, and separated from a vertical channel region, extending in the substrate along the selection gate, only by the second layer of gate oxide.

    Abstract translation: 形成在半导体衬底中的存储单元包括在衬底中形成的沟槽中垂直延伸的选择栅极,并且通过栅极氧化物的第一层与衬底隔离,水平浮动栅极延伸在衬底上方并与衬底隔离,并与衬底隔离 栅极氧化物的第二层和在浮置栅极上方延伸的水平控制栅极。 选择栅极覆盖浮动栅极的侧面。 浮置栅极仅由第一层栅极氧化物与选择栅极分离,并且与垂直沟道区分离,仅沿着选择栅极在衬底中延伸,仅由栅极氧化物的第二层分离。

    Page or word-erasable composite non-volatile memory
    76.
    发明授权
    Page or word-erasable composite non-volatile memory 有权
    页面或字可擦除复合非易失性存储器

    公开(公告)号:US09460798B2

    公开(公告)日:2016-10-04

    申请号:US14795742

    申请日:2015-07-09

    Abstract: A non-volatile memory includes bit lines, a first page-erasable sector including memory cells of a first type, and a second word-erasable or bit-erasable sector including memory cells of a second type. The memory cells of the first type comprise a single floating-gate transistor and the memory cells of the second type comprise a first floating-gate transistor and a second floating-gate transistor the floating gates of which are electrically coupled, the second floating-gate transistor of a memory cell of the second type enabling the memory cell to be individually erased.

    Abstract translation: 非易失性存储器包括位线,包括第一类型的存储器单元的第一可寻址扇区和包括第二类型的存储单元的第二可擦除或可位可擦除扇区。 第一类型的存储单元包括单个浮栅晶体管,并且第二类型的存储单元包括第一浮栅晶体管和浮置栅电耦合的第二浮栅晶体管,第二浮栅 第二种类型的存储器单元的晶体管使得能够单独地擦除存储单元。

    METHOD FOR BIASING AN EMBEDDED SOURCE PLANE OF A NON-VOLATILE MEMORY HAVING VERTICAL SELECT GATES
    78.
    发明申请
    METHOD FOR BIASING AN EMBEDDED SOURCE PLANE OF A NON-VOLATILE MEMORY HAVING VERTICAL SELECT GATES 有权
    用于偏置具有垂直选择门的非易失性存储器的嵌入式源平面的方法

    公开(公告)号:US20160071598A1

    公开(公告)日:2016-03-10

    申请号:US14810283

    申请日:2015-07-27

    Abstract: A method controls a memory that includes twin memory cells formed in a semiconductor substrate. Each memory cell includes a floating-gate transistor including a state control gate, in series with a select transistor that includes a vertical select control gate, common to the twin memory cells, and a source connected to an embedded source line, common to the memory cells. The drains of the floating-gate transistors of the twin memory cells are connected to a same bit line. The method includes controlling a memory cell so as to turn it on to couple the source line to a bit line coupled to the ground, during a step of programming or reading another memory cell.

    Abstract translation: 一种方法控制包括形成在半导体衬底中的双存储单元的存储器。 每个存储单元包括一个浮动栅极晶体管,它包括状态控制栅极,与选择晶体管串联,该选择​​晶体管包括双存储单元共用的垂直选择控制栅极和连接到存储器共用的嵌入式源极线路的源极 细胞。 双存储单元的浮栅晶体管的漏极连接到相同的位线。 该方法包括在编程或读取另一个存储器单元的步骤期间控制存储器单元以将其导通以将源极线耦合到耦合到地的位线。

    METHOD FOR PROGRAMMING A NON-VOLATILE MEMORY CELL COMPRISING A SHARED SELECT TRANSISTOR GATE
    79.
    发明申请
    METHOD FOR PROGRAMMING A NON-VOLATILE MEMORY CELL COMPRISING A SHARED SELECT TRANSISTOR GATE 有权
    用于编程包含共享选择晶体管栅的非易失性存储单元的方法

    公开(公告)号:US20150348635A1

    公开(公告)日:2015-12-03

    申请号:US14719913

    申请日:2015-05-22

    Abstract: The present disclosure relates to a method for controlling two twin memory cells each comprising a floating-gate transistor comprising a state control gate, in series with a select transistor comprising a select control gate common to the two memory cells, the drains of the floating-gate transistors being connected to a same bit line, the method comprising steps of programming the first memory cell by hot-electron injection, by applying a positive voltage to the bit line and a positive voltage to the state control gate of the first memory cell, and simultaneously, of applying to the state control gate of the second memory cell a positive voltage capable of causing a programming current to pass through the second memory cell, without switching it to a programmed state.

    Abstract translation: 本公开涉及一种用于控制两个双存储单元的方法,每个双存储器单元包括浮置晶体管,其包括状态控制栅极,与包括两个存储单元共用的选择控制栅极的选择晶体管串联, 栅极晶体管连接到相同的位线,该方法包括以下步骤:通过对位线施加正电压并将正电压施加到第一存储单元的状态控制栅极,通过热电子注入来对第一存储单元进行编程, 并且同时向第二存储单元的状态控制栅极施加能够使编程电流通过第二存储单元的正电压,而不将其切换到编程状态。

Patent Agency Ranking