Photodetector and method of forming the photodetector on stacked trench isolation regions

    公开(公告)号:US10163955B2

    公开(公告)日:2018-12-25

    申请号:US15671223

    申请日:2017-08-08

    Abstract: Disclosed are structures and methods of forming the structures so as to have a photodetector isolated from a substrate by stacked trench isolation regions. In one structure, a first trench isolation region is in and at the top surface of a substrate and a second trench isolation region is in the substrate below the first. A photodetector is on the substrate aligned above the first and second trench isolation regions. In another structure, a semiconductor layer is on an insulator layer and laterally surrounded by a first trench isolation region. A second trench isolation region is in and at the top surface of a substrate below the insulator layer and first trench isolation region. A photodetector is on the semiconductor layer and extends laterally onto the first trench isolation region. The stacked trench isolation regions provide sufficient isolation below the photodetector to allow for direct coupling with an off-chip optical fiber.

    Integration of heterojunction bipolar transistors with different base profiles
    7.
    发明授权
    Integration of heterojunction bipolar transistors with different base profiles 有权
    异质结双极晶体管与不同基极剖面的集成

    公开(公告)号:US09590082B1

    公开(公告)日:2017-03-07

    申请号:US14965267

    申请日:2015-12-10

    Abstract: Device structures and fabrication methods for a heterojunction bipolar transistor. A first base layer is formed on a first device region of a substrate. A first emitter is formed that defines a first junction with the first base layer. A second base layer is formed on a second device region of a substrate. A second emitter is formed that defines a second junction with the second base layer. The first base layer and the second base layer differ in thickness, composition, concentration of an electrically-active dopant, or a combination thereof.

    Abstract translation: 异质结双极晶体管的器件结构和制造方法。 第一基层形成在基板的第一器件区域上。 形成第一发射极,其限定与第一基极层的第一结。 第二基层形成在基板的第二器件区域上。 形成第二发射极,其限定与第二基极层的第二结。 第一基底层和第二基底层的厚度,组成,电活性掺杂剂的浓度或其组合不同。

    ELECTRICAL FUSE WITH HIGH OFF RESISTANCE
    8.
    发明申请
    ELECTRICAL FUSE WITH HIGH OFF RESISTANCE 有权
    具有高电阻的电气保险丝

    公开(公告)号:US20160379930A1

    公开(公告)日:2016-12-29

    申请号:US14746891

    申请日:2015-06-23

    CPC classification number: H01L23/5256 H01L21/7682 H01L23/522 H01L23/5329

    Abstract: Electrical fuses and methods for forming an electrical fuse. A semiconductor substrate is implanted to define a modified region in the semiconductor substrate. Trenches that surround the modified region and that penetrate into the semiconductor substrate to a depth greater than a depth of the modified region are formed in the modified region so as to define a fuse link of the electrical fuse. The substrate is removed from beneath the fuse link with a selective etching process that removes the semiconductor substrate with a first etch rate that is higher than a second etch rate of the modified region.

    Abstract translation: 电熔丝和形成电熔丝的方法。 植入半导体衬底以限定半导体衬底中的改性区域。 围绕改性区域并且穿透到半导体衬底中的深度大于修饰区域的深度的沟槽形成在修改区域中,以便限定电熔丝的熔断体。 通过选择性蚀刻工艺从熔丝链下方去除衬底,其以比修改区域的第二蚀刻速率高的第一蚀刻速率去除半导体衬底。

    Silicon waveguide on bulk silicon substrate and methods of forming
    9.
    发明授权
    Silicon waveguide on bulk silicon substrate and methods of forming 有权
    体硅衬底上的硅波导及其形成方法

    公开(公告)号:US09385022B2

    公开(公告)日:2016-07-05

    申请号:US14283984

    申请日:2014-05-21

    Abstract: Various methods include: forming an optical waveguide in a bulk silicon layer, the optical waveguide including a set of shallow trench isolation (STI) regions overlying a silicon substrate region; ion implanting the silicon substrate to amorphize a portion of the silicon substrate; forming a set of trenches through the STI regions and into the underlying silicon substrate region; undercut etching the silicon substrate region under the STI regions through the set of trenches to form a set of cavities, wherein the at least partially amorphized portion of the silicon substrate etches at a rate less than an etch rate of the silicon substrate; and sealing the set of cavities.

    Abstract translation: 各种方法包括:在体硅层中形成光波导,光波导包括覆盖硅衬底区域的一组浅沟槽隔离(STI)区域; 离子注入硅衬底以使硅衬底的一部分非晶化; 通过STI区域形成一组沟槽并进入下面的硅衬底区域; 底切蚀刻在STI区域下方的硅衬底区域通过该组沟槽以形成一组空穴,其中硅衬底的至少部分非晶化部分以小于硅衬底的蚀刻速率的速率蚀刻; 并密封该组腔。

Patent Agency Ranking