Machine-learning design enablement platform

    公开(公告)号:US11017149B2

    公开(公告)日:2021-05-25

    申请号:US16871841

    申请日:2020-05-11

    摘要: Electronic design automation (EDA) of the present disclosure, in various embodiments, optimizes designing, simulating, analyzing, and verifying of one or more electronic architectural designs for an electronic device. The EDA of the present disclosure identifies one or more electronic architectural features from the one or more electronic architectural designs. In some situations, the EDA of the present disclosure can manipulate one or more electronic architectural models over multiple iterations using a machine learning process until one or more electronic architectural models from among the one or more electronic architectural models satisfy one or more electronic design targets. The EDA of the present disclosure substitutes the one or more electronic architectural models that satisfy the one or more electronic design targets for the one or more electronic architectural features in the one or more electronic architectural designs to optimize the one or more electronic architectural designs. The EDA of the present disclosure can substitute the one or more electronic architectural models before, during, and/or after designing, simulating, analyzing, and/or verifying of the one or more electronic architectural designs to effectively decrease the time to market (TTM) for the electronic device.

    Semiconductor device with trench isolation
    4.
    发明授权
    Semiconductor device with trench isolation 有权
    具有沟槽隔离的半导体器件

    公开(公告)号:US09099324B2

    公开(公告)日:2015-08-04

    申请号:US14062838

    申请日:2013-10-24

    摘要: A semiconductor device includes a semiconductor substrate and a trench isolation. The trench isolation is located in the semiconductor substrate, and includes an epitaxial layer and a dielectric material. The epitaxial layer is in a trench of the semiconductor and is peripherally enclosed thereby, in which the epitaxial layer is formed by performing etch and epitaxy processes. The etch and epitaxy process includes etching out a portion of a sidewall of the trench and a portion of a bottom surface of the trench and forming the epitaxial layer conformal to the remaining portion of the sidewall and the remaining portion of the bottom surface. The dielectric material is peripherally enclosed by the epitaxial layer.

    摘要翻译: 半导体器件包括半导体衬底和沟槽隔离。 沟槽隔离位于半导体衬底中,并且包括外延层和电介质材料。 外延层位于半导体的沟槽中并由其周边封闭,其中通过进行蚀刻和外延工艺形成外延层。 蚀刻和外延工艺包括蚀刻沟槽的侧壁的一部分和沟槽的底表面的一部分,并且形成与侧壁的剩余部分和底表面的剩余部分共形的外延层。 电介质材料由外延层周边封闭。

    MCML RETENTION FLIP-FLOP/LATCH FOR LOW POWER APPLICATIONS
    8.
    发明申请
    MCML RETENTION FLIP-FLOP/LATCH FOR LOW POWER APPLICATIONS 有权
    MCML保留用于低功率应用的FLIP-FLOP / LATCH

    公开(公告)号:US20140184296A1

    公开(公告)日:2014-07-03

    申请号:US13727850

    申请日:2012-12-27

    摘要: The present disclosure relates to a device and method to reduce the dynamic/static power consumption of an MCML logic device. In order to retain register contents during power off mode, an MCML retention latch and flip-flop are disclosed. Retention Latch circuits in MCML architecture are used to retain critical register contents during power off mode, wherein combination logic including clock buffers on the clock tree paths are powered off to reduce dynamic/static power consumption. The MCML retention flip-flop comprises a master latch and a slave latch, wherein a power switch is added to the master latch to power the master latch off during power off mode. The slave latch includes pull-down circuits that remain active to enable the slave latch to retain data at a proper voltage level during power off mode. Other devices and methods are also disclosed.

    摘要翻译: 本公开涉及一种减少MCML逻辑器件的动态/静态功耗的装置和方法。 为了在断电模式下保持寄存器内容,公开了一种MCML保持锁存器和触发器。 保留MCML架构中的锁存电路用于在断电模式下保留关键寄存器内容,其中包括时钟树路径上的时钟缓冲器的组合逻辑被关闭以减少动态/静态功耗。 MCML保持触发器包括主锁存器和从锁存器,其中在断电模式期间将电源开关加到主锁存器以为主锁存器供电。 从锁存器包括保持有效的下拉电路,以使从锁存器在断电模式期间将数据保持在适当的电压电平。 还公开了其它装置和方法。

    MCML retention flip-flop/latch for low power applications
    10.
    发明授权
    MCML retention flip-flop/latch for low power applications 有权
    用于低功耗应用的MCML保持触发器/锁存器

    公开(公告)号:US09350324B2

    公开(公告)日:2016-05-24

    申请号:US13727850

    申请日:2012-12-27

    摘要: The present disclosure relates to a device and method to reduce the dynamic/static power consumption of an MCML logic device. In order to retain register contents during power off mode, an MCML retention latch and flip-flop are disclosed. Retention Latch circuits in MCML architecture are used to retain critical register contents during power off mode, wherein combination logic including clock buffers on the clock tree paths are powered off to reduce dynamic/static power consumption. The MCML retention flip-flop comprises a master latch and a slave latch, wherein a power switch is added to the master latch to power the master latch off during power off mode. The slave latch includes pull-down circuits that remain active to enable the slave latch to retain data at a proper voltage level during power off mode. Other devices and methods are also disclosed.

    摘要翻译: 本公开涉及一种减少MCML逻辑器件的动态/静态功耗的装置和方法。 为了在断电模式下保持寄存器内容,公开了一种MCML保持锁存器和触发器。 保留MCML架构中的锁存电路用于在断电模式下保留关键寄存器内容,其中包括时钟树路径上的时钟缓冲器的组合逻辑被关闭以减少动态/静态功耗。 MCML保持触发器包括主锁存器和从锁存器,其中在断电模式期间将电源开关加到主锁存器以为主锁存器供电。 从锁存器包括保持有效的下拉电路,以使从锁存器在断电模式期间将数据保持在适当的电压电平。 还公开了其它装置和方法。