Reducing gate expansion after source and drain implant in gate last process
    3.
    发明授权
    Reducing gate expansion after source and drain implant in gate last process 有权
    源极和漏极植入后在栅极最后工艺中减小栅极扩展

    公开(公告)号:US09059218B2

    公开(公告)日:2015-06-16

    申请号:US14030506

    申请日:2013-09-18

    Abstract: A semiconductor structure includes a semiconductor substrate, an active region and a dummy gate structure disposed over the active region. A sacrificial conformal layer, including a bottom oxide layer and a top nitride layer are provided over the dummy gate structure and active region to protect the dummy gate during source and drain implantation. The active region is implanted using dopants such as, a n-type dopant or a p-type dopant to create a source region and a drain region in the active region, after which the sacrificial conformal layer is removed.

    Abstract translation: 半导体结构包括设置在有源区上的半导体衬底,有源区和伪栅极结构。 在伪栅极结构和有源区域上设置包括底部氧化物层和顶部氮化物层的牺牲保形层,以在源极和漏极注入期间保护虚拟栅极。 使用诸如n型掺杂剂或p型掺杂剂的掺杂剂注入有源区域,以在有源区域中产生源极区域和漏极区域,之后去除牺牲保形层。

    REDUCING GATE EXPANSION AFTER SOURCE AND DRAIN IMPLANT IN GATE LAST PROCESS
    4.
    发明申请
    REDUCING GATE EXPANSION AFTER SOURCE AND DRAIN IMPLANT IN GATE LAST PROCESS 有权
    在门和最后进程的源头和排水口之间减少闸门膨胀

    公开(公告)号:US20150076622A1

    公开(公告)日:2015-03-19

    申请号:US14030506

    申请日:2013-09-18

    Abstract: A semiconductor structure includes a semiconductor substrate, an active region and a dummy gate structure disposed over the active region. A sacrificial conformal layer, including a bottom oxide layer and a top nitride layer are provided over the dummy gate structure and active region to protect the dummy gate during source and drain implantation. The active region is implanted using dopants such as, a n-type dopant or a p-type dopant to create a source region and a drain region in the active region, after which the sacrificial conformal layer is removed.

    Abstract translation: 半导体结构包括设置在有源区上的半导体衬底,有源区和伪栅极结构。 在伪栅极结构和有源区域上设置包括底部氧化物层和顶部氮化物层的牺牲保形层,以在源极和漏极注入期间保护虚拟栅极。 使用诸如n型掺杂剂或p型掺杂剂的掺杂剂注入有源区域,以在有源区域中产生源极区域和漏极区域,之后去除牺牲保形层。

    Integrated circuits having finFETs with improved doped channel regions and methods for fabricating same
    5.
    发明授权
    Integrated circuits having finFETs with improved doped channel regions and methods for fabricating same 有权
    具有具有改进的掺杂沟道区的finFET的集成电路及其制造方法

    公开(公告)号:US09287180B2

    公开(公告)日:2016-03-15

    申请号:US14749245

    申请日:2015-06-24

    Abstract: Methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes forming a first fin structure overlying a first type region in a semiconductor substrate and forming a second fin structure overlying a second type region in the semiconductor substrate. A gate is formed overlying each fin structure and defines a channel region in each fin structure. The method includes masking the second type region and etching the first fin structure around the gate in the first fin structure to expose the channel region in the first fin structure. Further, the method includes doping the channel region in the first fin structure, and forming source/drain regions of the first fin structure around the channel region in the first fin structure.

    Abstract translation: 提供了制造集成电路的方法。 在一个实施例中,一种用于制造集成电路的方法包括:形成覆盖半导体衬底中的第一类型区域的第一鳍结构,并形成覆盖半导体衬底中第二类型区域的第二鳍结构。 形成在每个鳍结构上方的栅极,并且限定每个鳍结构中的沟道区。 该方法包括掩蔽第二类型区域并蚀刻第一鳍结构中的栅极周围的第一鳍结构以暴露第一鳍结构中的沟道区。 此外,该方法包括在第一鳍结构中掺杂沟道区,并且在第一鳍结构中的沟道区周围形成第一鳍结构的源/漏区。

    Integrated circuits having FinFETs with improved doped channel regions and methods for fabricating same
    7.
    发明授权
    Integrated circuits having FinFETs with improved doped channel regions and methods for fabricating same 有权
    具有改进的掺杂沟道区的FinFET的集成电路及其制造方法

    公开(公告)号:US09093476B2

    公开(公告)日:2015-07-28

    申请号:US13954289

    申请日:2013-07-30

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes forming a channel region of a fin structure with a first side, a second side, an exposed first end surface and an exposed second end surface. A gate is formed overlying the first side and second side of the channel region. The method includes implanting ions into the channel region through the exposed first end surface and the exposed second end surface. Further, the method includes forming source/drain regions of the fin structure adjacent the exposed first end surface and the exposed second end surface of the channel region.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,一种用于制造集成电路的方法包括:具有第一侧,第二侧,暴露的第一端面和暴露的第二端面的翅片结构的沟道区。 形成在沟道区域的第一侧和第二侧上方的栅极。 该方法包括通过暴露的第一端表面和暴露的第二端表面将离子注入沟道区域。 此外,所述方法包括在所述通道区域的暴露的第一端面和暴露的第二端面附近形成所述鳍结构的源极/漏极区域。

    Semiconductor structure with increased space and volume between shaped epitaxial structures
    9.
    发明授权
    Semiconductor structure with increased space and volume between shaped epitaxial structures 有权
    成形外延结构之间的空间和体积增加的半导体结构

    公开(公告)号:US09165767B2

    公开(公告)日:2015-10-20

    申请号:US14071170

    申请日:2013-11-04

    Abstract: A semiconductor structure includes a bulk silicon substrate and one or more silicon fins coupled to the bulk silicon substrate. Stress-inducing material(s), such as silicon, are epitaxially grown on the fins into naturally diamond-shaped structures using a controlled selective epitaxial growth. The diamond shaped structures are subjected to annealing at about 750° C. to about 850° C. to increase an area of (100) surface orientation by reshaping the shaped structures from the annealing. Additional epitaxy is grown on the increased (100) area. Multiple cycles of increasing the area of (100) surface orientation (e.g., by the annealing) and growing additional epitaxy on the increased area are performed to decrease the width of the shaped structures, increasing the space between them to prevent them from merging, while also increasing their volume.

    Abstract translation: 半导体结构包括体硅衬底和耦合到体硅衬底的一个或多个硅散热片。 使用受控的选择性外延生长,诸如硅的应力诱导材料在翅片上外延生长成天然的菱形结构。 金刚石结构在约750℃至约850℃下进行退火,以通过从退火中重塑成形结构来增加(100)表面取向的面积。 额外的外延生长在增加的(100)区域。 进行增加(100)表面取向(例如通过退火)的面积和在增加的面积上生长附加外延的多个循环以减小成形结构的宽度,增加它们之间的空间以防止它们的合并,同时 也增加了他们的体积。

    Methods of fabricating integrated circuits
    10.
    发明授权
    Methods of fabricating integrated circuits 有权
    集成电路的制造方法

    公开(公告)号:US09472465B2

    公开(公告)日:2016-10-18

    申请号:US14270824

    申请日:2014-05-06

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method is provided for fabricating an integrated circuit. The method includes forming a first FET trench in a first FET region and a second FET trench in a second FET region of an interlayer dielectric material on a semiconductor substrate, at least partially filling the first and second FET trenches with a work function metal to form a work function metal layer, and at least partially removing a portion of the work function metal layer in the second FET trench. The first FET trench is defined as an NFET trench and the second FET trench is defined as a PFET trench.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,提供了一种用于制造集成电路的方法。 该方法包括在半导体衬底上的层间电介质材料的第二FET区域中的第一FET区域和第二FET沟槽中形成第一FET沟槽,至少部分地用功函数金属填充第一和第二FET沟槽以形成 功函数金属层,并且至少部分去除第二FET沟槽中的功函数金属层的一部分。 第一FET沟槽被定义为NFET沟槽,并且第二FET沟槽被定义为PFET沟槽。

Patent Agency Ranking