Power MISFET semiconductor device
    2.
    发明授权
    Power MISFET semiconductor device 有权
    功率MISFET半导体器件

    公开(公告)号:US08455943B2

    公开(公告)日:2013-06-04

    申请号:US13181816

    申请日:2011-07-13

    IPC分类号: H01L29/66 H01L29/40

    摘要: Provided is a technology, in a semiconductor device having a power MISFET and a Schottky barrier diode on one semiconductor substrate, capable of suppressing a drastic increase in the on-resistance of the power MISFET while making the avalanche breakdown voltage of the Schottky barrier diode greater than that of the power MISFET. In the present invention, two epitaxial layers, one having a high doping concentration and the other having a low doping concentration, are formed over a semiconductor substrate and the boundary between these two epitaxial layers is located in a region equal in depth to or shallower than the bottom portion of a trench.

    摘要翻译: 提供了一种在一个半导体衬底上具有功率MISFET和肖特基势垒二极管的半导体器件中的技术,其能够抑制功率MISFET的导通电阻的急剧增加,同时使肖特基势垒二极管的雪崩击穿电压更大 比功率MISFET。 在本发明中,在半导体衬底上形成两个外延层,一个具有高掺杂浓度且另一个具有低掺杂浓度的外延层,并且这两个外延层之间的边界位于相同深度或更浅的区域 沟槽的底部。

    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME
    4.
    发明申请
    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20110204413A1

    公开(公告)日:2011-08-25

    申请号:US13060737

    申请日:2010-02-25

    IPC分类号: H01L29/74 H01L21/332

    摘要: In order to improve characteristics of an IGBT, particularly, to reduce steady loss, turn-off time and turn-off loss, a thickness of a surface semiconductor layer is set to about 20 nm to 100 nm in an IGBT including: a base layer; a buried insulating film provided with an opening part; the surface semiconductor layer connected to the base layer below the opening part; a p type channel forming layer formed in the surface semiconductor layer; an n+ type source layer; a p+ type emitter layer; a gate electrode formed over the surface semiconductor layer via a gate insulating film; an n+ type buffer layer; and a p type collector layer.

    摘要翻译: 为了改善IGBT的特性,特别是为了减少稳定损耗,关断时间和关断损耗,在包括基底层的IGBT中,表面半导体层的厚度设定为约20nm至100nm ; 设置有开口部的埋入绝缘膜; 所述表面半导体层在所述开口部的下方与所述基底层连接; 形成在所述表面半导体层中的p型沟道形成层; n +型源层; p +型发射极层; 栅电极,经由栅极绝缘膜形成在所述表面半导体层上; n +型缓冲层; 和p型集电体层。

    Semiconductor device
    6.
    发明授权
    Semiconductor device 有权
    半导体器件

    公开(公告)号:US07834407B2

    公开(公告)日:2010-11-16

    申请号:US12471680

    申请日:2009-05-26

    IPC分类号: H01L27/088

    摘要: In a power MISFET having a trench gate structure with a dummy gate electrode, a technique is provided for improving the performance of the power MISFET, while preventing electrostatic breakdown of a gate insulating film therein. A power MISFET having a trench gate structure with a dummy gate electrode, and a protective diode are formed on the same semiconductor substrate. The protective diode is provided between a source electrode and a gate interconnection. In a manufacturing method of such a semiconductor device, a polycrystalline silicon film for the dummy gate electrode and a polycrystalline silicon film for the protective diode are formed simultaneously. A source region of the power MISFET and an n+-type semiconductor region of the protective diode are formed in the same step.

    摘要翻译: 在具有具有虚拟栅电极的沟槽栅极结构的功率MISFET中,提供了用于改善功率MISFET的性能的技术,同时防止其中的栅极绝缘膜的静电击穿。 在相同的半导体衬底上形成具有具有虚拟栅电极的沟槽栅极结构和保护二极管的功率MISFET。 保护二极管设置在源电极和栅极互连之间。 在这种半导体器件的制造方法中,同时形成用于伪栅电极的多晶硅膜和用于保护二极管的多晶硅膜。 在同一步骤中形成功率MISFET的源极区域和保护二极管的n +型半导体区域。

    Method of manufacturing a superjunction power MOSFET with self-aligned trench gate
    7.
    发明授权
    Method of manufacturing a superjunction power MOSFET with self-aligned trench gate 有权
    制造具有自对准沟槽栅极的超结功率MOSFET的方法

    公开(公告)号:US07595242B2

    公开(公告)日:2009-09-29

    申请号:US11958363

    申请日:2007-12-17

    IPC分类号: H01L21/336

    摘要: A trench gate type power transistor of high performance is provided. A trench gate as a gate electrode is formed in a super junction structure comprising a drain layer and an epitaxial layer. In this case, the gate electrode is formed in such a manner that an upper surface of the epitaxial layer becomes higher than that of a channel layer formed over the drain layer. Then, an insulating film is formed over each of the channel layer and the epitaxial layer and thereafter a part of the insulating film is removed to form side wall spacers over side walls of the epitaxial layer. Subsequently, with the side wall spacers as masks, a part of the channel layer and that of the drain layer are removed to form a trench for a trench gate.

    摘要翻译: 提供高性能的沟槽栅型功率晶体管。 作为栅电极的沟槽栅极形成为包括漏极层和外延层的超结结构。 在这种情况下,栅电极形成为使得外延层的上表面高于在漏极层上形成的沟道层的上表面。 然后,在沟道层和外延层的每一个上形成绝缘膜,然后去除绝缘膜的一部分,以在外延层的侧壁上形成侧壁间隔物。 随后,以侧壁间隔物作为掩模,去除沟道层的一部分和漏极层的一部分,以形成用于沟槽栅的沟槽。

    Semiconductor Device
    8.
    发明申请
    Semiconductor Device 审中-公开
    半导体器件

    公开(公告)号:US20080057650A1

    公开(公告)日:2008-03-06

    申请号:US11875707

    申请日:2007-10-19

    IPC分类号: H01L21/336

    摘要: In an n-channel type power MISFET, a source electrode in contact with an n+-semiconductor region (source region) and a p+-semiconductor region (back gate contact region) is constituted with an Al film and an underlying barrier film comprised of MoSi2, use of the material having higher barrier height relation to n-Si for the barrier film increasing the contact resistance to n-Si and backwardly biasing the emitter and base of a parasitic bipolar transistor making it less tending to turn-on, thereby decreasing the leak current of power MISFET.

    摘要翻译: 在n沟道型功率MISFET中,与n + / - 半导体区域(源极区域)和ap + + - 半导体区域(背栅极接触区域 )由Al膜和由MoSi 2 N构成的下面的阻挡膜构成,使用与n-Si相比具有更高的势垒高度的材料用于阻挡膜增加与n-Si的接触电阻,以及 向后偏置寄生双极晶体管的发射极和基极,使其不易于接通,从而减小功率MISFET的漏电流。