FILM FORMING METHOD, RESPUTTERING METHOD, AND FILM FORMING APPARATUS
    4.
    发明申请
    FILM FORMING METHOD, RESPUTTERING METHOD, AND FILM FORMING APPARATUS 审中-公开
    薄膜成型方法,调色方法和薄膜成型装置

    公开(公告)号:US20120247949A1

    公开(公告)日:2012-10-04

    申请号:US13433527

    申请日:2012-03-29

    IPC分类号: C23C14/34

    摘要: A film forming method includes depositing a metal thin film on a target substrate by generating an inductively coupled plasma in a processing chamber while introducing a plasma generating gas in the processing chamber with the substrate disposed on a placing table, by supplying DC power to a metal target from a DC power source, and by applying high-frequency bias to the placing table. A resputtering method includes resputtering the deposited metal thin film by stopping the generating of the inductively coupled plasma, by stopping the power supply from the DC power source, and by applying the high-frequency bias to the placing table while introducing the plasma generating gas in the processing chamber to form a capacitively coupled plasma in the processing chamber and by attracting ions of the plasma generating gas to the target substrate where the metal thin film is deposited.

    摘要翻译: 一种成膜方法,包括通过在处理室中产生电感耦合等离子体,同时在处理室中引入等离子体产生气体,其中衬底设置在放置台上,通过向金属提供DC电力,在目标衬底上沉积金属薄膜 来自直流电源的目标,以及通过对放置台应用高频偏压。 再溅射方法包括:通过停止来自直流电源的电力供给,通过停止产生电感耦合等离子体,并将高频偏压施加到放置台,同时将等离子体产生气体引入到 所述处理室在所述处理室中形成电容耦合的等离子体,并且通过将所述等离子体产生气体的离子吸附到沉积金属薄膜的目标衬底上。

    Semiconductor integrated circuit device having insulated through wires
    6.
    发明授权
    Semiconductor integrated circuit device having insulated through wires 有权
    具有绝缘线的半导体集成电路器件

    公开(公告)号:US08384207B2

    公开(公告)日:2013-02-26

    申请号:US11988012

    申请日:2006-08-23

    IPC分类号: H01L23/04 H01L29/40

    摘要: A semiconductor integrated circuit device (10) which has a layered structure is composed of a plurality of semiconductor layers (L1, L2, L3) in which an integrated circuit is formed on a substrate. Each of the semiconductor layers (L1, L2, L3) has a semiconductor integrated circuit portion (16) that includes the abovementioned integrated circuit on a substrate (11). Each of the semiconductor layers (L1, L2, L3) also has on a substrate at least one unit of through-wiring (17a) for electrically connecting the integrated circuit included in the semiconductor integrated circuit portion (16) to an integrated circuit of another semiconductor layer, and a surrounding insulation portion (18) for surrounding and insulating the through-wiring from the semiconductor integrated circuit portion. A structure formed by the surrounding insulation portion (18) and the through-wiring portion (17) composed of a plurality of units of through-wiring (17a) reduces the resistance of the through-wiring portion and increases the degree of integration of a circuit.

    摘要翻译: 具有层叠结构的半导体集成电路器件(10)由在基板上形成集成电路的多个半导体层(L1,L2,L3)构成。 半导体层(L1,L2,L3)中的每一个具有在基板(11)上包括上述集成电路的半导体集成电路部分(16)。 每个半导体层(L1,L2,L3)还在衬底上具有用于将包括在半导体集成电路部分(16)中的集成电路与另一个的集成电路电连接的贯通布线(17a)的至少一个单元 半导体层,以及用于从半导体集成电路部分包围并绝缘贯通布线的环绕绝缘部分(18)。 由周围的绝缘部分(18)和由多个贯通布线(17a)组成的贯通布线部分(17)形成的结构降低了贯通布线部分的电阻并且增加了一个 电路。

    Adhesive injection apparatus
    7.
    发明授权
    Adhesive injection apparatus 有权
    粘合剂注射装置

    公开(公告)号:US07594805B2

    公开(公告)日:2009-09-29

    申请号:US11193368

    申请日:2005-08-01

    IPC分类号: H01L21/56

    摘要: Adhesive injection apparatus, designed to inject an adhesive into gaps between a plurality of layers of flat plate members, includes: a receptacle for holding therein the flat plate members; an evacuation section for evacuating the interior of the receptacle and the gaps between the flat plate members; an adhesive supply section for supplying the adhesive into the receptacle; and a gas introduction section for introducing a gas into the receptacle to produce a pressure difference between the interior of the receptacle and the gaps between the flat plate members, so as to allow the adhesive to be injected from all around the flat plate members into the gaps.

    摘要翻译: 粘合剂注射装置,设计用于将粘合剂注入到多个平板构件层之间的间隙中,包括:用于在其中保持平板构件的容器; 用于抽出容器内部和平板构件之间的间隙的抽空部; 用于将粘合剂供应到容器中的粘合剂供应部分; 以及用于将气体引入容器中以在容器内部和平板构件之间的间隙之间产生压力差的气体引入部分,以便允许粘合剂从平板构件的周围注入到 差距

    METHOD AND APPARATUS FOR MANUFACTURING SEMICONDUCTOR DEVICE, AND STORAGE MEDIUM FOR EXECUTING THE METHOD
    8.
    发明申请
    METHOD AND APPARATUS FOR MANUFACTURING SEMICONDUCTOR DEVICE, AND STORAGE MEDIUM FOR EXECUTING THE METHOD 审中-公开
    用于制造半导体器件的方法和装置,以及用于执行方法的存储介质

    公开(公告)号:US20080184543A1

    公开(公告)日:2008-08-07

    申请号:US12024445

    申请日:2008-02-01

    IPC分类号: H01L21/768 H01L21/67

    摘要: A semiconductor device manufacturing method capable of preventing an infliction of damage upon an interlayer insulating film and moisture adsorption thereto due to opening to atmosphere in a process of forming a CuSiN barrier by infiltrating Si into a surface of a copper-containing metal film and nitrifying a Si-infiltrated portion is disclosed.When a semiconductor device is manufactured through the processes of preparing a semiconductor substrate having a copper-containing metal film exposed on a surface thereof; purifying a surface of the copper-containing metal film by using radicals or by using a thermo-chemical method; infiltrating Si into the surface of the copper-containing metal film; and nitrifying a Si-infiltrated portion of the copper-containing metal film by radicals, the purification process, the Si introduction process and the nitrification process are successively performed without breaking a vacuum.

    摘要翻译: 一种半导体器件制造方法,其能够防止在通过将Si渗入到含铜金属膜的表面中而形成CuSiN势垒的过程中由于向大气开放而对层间绝缘膜造成的损害和水分吸附,并且硝化 公开了Si渗透部分。 当半导体器件通过制备在其表面上暴露的含铜金属膜的半导体衬底的工艺制造时; 通过使用自由基或使用热化学方法来净化含铜金属膜的表面; 将Si渗入含铜金属膜的表面; 并且通过自由基对含铜金属膜的Si渗透部分进行硝化,在不破坏真空的情况下连续进行净化处理,Si引入工序和硝化处理。

    Simulation circuit pattern evaluation method, manufacturing method of semiconductor integrated circuit, test substrate, and test substrate group
    9.
    发明授权
    Simulation circuit pattern evaluation method, manufacturing method of semiconductor integrated circuit, test substrate, and test substrate group 有权
    模拟电路图案评估方法,半导体集成电路制造方法,测试基板和测试基板组

    公开(公告)号:US07308395B2

    公开(公告)日:2007-12-11

    申请号:US10757415

    申请日:2004-01-15

    CPC分类号: G06F17/5068

    摘要: According to an aspect of the present invention, there is provided a simulation circuit pattern evaluation method including: designing an aggregate of simulation circuit patterns, which simulate a circuit pattern of a semiconductor integrated circuit, by combining plural geometrical structure defining parameters respectively having at least two states in such a manner that the respective states appear the same number of times in the respective geometrical structure defining parameters; forming the aggregate of the simulation circuit patterns on a substrate; and evaluating the formed aggregate of the simulation circuit patterns.

    摘要翻译: 根据本发明的一个方面,提供了一种仿真电路图案评估方法,包括:通过组合多个几何结构来设计模拟电路图案的集合,模拟电路图案模拟半导体集成电路的电路图案, 两种状态使得各个状态在相应的几何结构定义参数中出现相同的次数; 在基板上形成模拟电路图案的集合体; 并对所形成的仿真电路图案进行评估。

    Semiconductor Integrated Circuit Device And Method For Manufacturing Same
    10.
    发明申请
    Semiconductor Integrated Circuit Device And Method For Manufacturing Same 有权
    半导体集成电路器件及其制造方法相同

    公开(公告)号:US20090114988A1

    公开(公告)日:2009-05-07

    申请号:US11988012

    申请日:2006-08-23

    IPC分类号: H01L29/04 H01L21/18

    摘要: A semiconductor integrated circuit device (10) which has a layered structure is composed of a plurality of semiconductor layers (L1, L2, L3) in which an integrated circuit is formed on a substrate. Each of the semiconductor layers (L1, L2, L3) has a semiconductor integrated circuit portion (16) that includes the abovementioned integrated circuit on a substrate (11). Each of the semiconductor layers (L1, L2, L3) also has on a substrate at least one unit of through-wiring (17a) for electrically connecting the integrated circuit included in the semiconductor integrated circuit portion (16) to an integrated circuit of another semiconductor layer, and a surrounding insulation portion (18) for surrounding and insulating the through-wiring from the semiconductor integrated circuit portion. A structure formed by the surrounding insulation portion (18) arid the through-wiring portion (17) composed of a plurality of units of through-wiring (17a) reduces the resistance of the through-wiring portion and increases the degree of integration of a circuit.

    摘要翻译: 具有层叠结构的半导体集成电路器件(10)由在基板上形成集成电路的多个半导体层(L1,L2,L3)构成。 半导体层(L1,L2,L3)中的每一个具有在基板(11)上包括上述集成电路的半导体集成电路部分(16)。 每个半导体层(L1,L2,L3)还在衬底上具有用于将包括在半导体集成电路部分(16)中的集成电路与另一个的集成电路电连接的贯通布线(17a)的至少一个单元 半导体层,以及用于从半导体集成电路部分包围并绝缘贯通布线的环绕绝缘部分(18)。 由围绕绝缘部分(18)形成的结构以及由多个贯通布线(17a)组成的贯通布线部分(17)形成的结构降低了贯通布线部分的电阻并增加了 电路。