INTEGRATED CIRCUIT (IC) CHIPS WITH THROUGH SILICON VIAS (TSV) AND METHOD OF FORMING THE IC
    11.
    发明申请
    INTEGRATED CIRCUIT (IC) CHIPS WITH THROUGH SILICON VIAS (TSV) AND METHOD OF FORMING THE IC 有权
    集成电路(IC)通过硅(TSV)芯片和形成IC的方法

    公开(公告)号:US20160379883A1

    公开(公告)日:2016-12-29

    申请号:US14749843

    申请日:2015-06-25

    CPC classification number: H01L21/76898 H01L23/481

    Abstract: A method of forming through silicon vias (TSVs) on integrated circuit (IC) chips and the IC chips. A TSV pattern on a stack of wiring layers on the surface of the IC chip identifies TSV locations. Etching the IC chip TSV pattern opens a cup shaped through hole through the stack to the silicon substrate at each TSV pattern location. The etched stack forms a TSV hard mask open (HMO) for the silicon substrate. Via through holes etched through the silicon substrate masked by the HMO are filled with conductor connecting IC circuits, e.g., to signal lines on the bottom of the chip.

    Abstract translation: 一种在集成电路(IC)芯片和IC芯片上形成硅通孔(TSV)的方法。 在IC芯片表面上的一层布线层上的TSV图案标识TSV位置。 蚀刻IC芯片TSV图案在每个TSV图案位置处通过堆叠打开杯形通孔到硅衬底。 蚀刻的堆叠形成用于硅衬底的TSV硬掩模开口(HMO)。 蚀刻通过由HMO掩蔽的硅衬底的通孔穿过IC连接IC电路,例如连接到芯片底部的信号线。

    Handler wafer removal by use of sacrificial inert layer
    12.
    发明授权
    Handler wafer removal by use of sacrificial inert layer 有权
    通过使用牺牲惰性层来处理晶片去除

    公开(公告)号:US09401303B2

    公开(公告)日:2016-07-26

    申请号:US14449185

    申请日:2014-08-01

    Abstract: The present invention relates generally to semiconductor structures and methods of manufacture and, more particularly, to the temporary bonding of a semiconductor wafer to handler wafer during processing. The semiconductor wafer may be temporarily bonded to the handler wafer by forming a sacrificial layer on a surface of a handler wafer, forming a first dielectric layer on a surface of the sacrificial layer, forming a second dielectric layer on a surface of a semiconductor wafer, and directly bonding the first dielectric layer and the second dielectric layer to form a bonding layer. After the semiconductor wafer is processed, it may be removed from the handler wafer along with the bonding layer by degrading the sacrificial layer with infrared radiation transmitted through the handler wafer.

    Abstract translation: 本发明一般涉及半导体结构和制造方法,更具体地说,涉及在处理期间将半导体晶片临时粘接到处理器晶片。 半导体晶片可以通过在处理器晶片的表面上形成牺牲层而临时地结合到处理器晶片,在牺牲层的表面上形成第一电介质层,在半导体晶片的表面上形成第二电介质层, 并且直接接合第一介电层和第二介电层以形成接合层。 在处理半导体晶片之后,可以通过借助透射通过处理器晶片的红外辐射降低牺牲层,与粘合层一起从处理器晶片中去除。

    SOI WAFERS WITH BURIED DIELECTRIC LAYERS TO PREVENT CU DIFFUSION

    公开(公告)号:US20190172789A1

    公开(公告)日:2019-06-06

    申请号:US16266196

    申请日:2019-02-04

    Abstract: An SOI semiconductor device includes a first wafer having an active semiconductor layer and a first oxide layer and a second wafer having a semiconductor substrate and a second oxide layer, the first oxide layer being bonded to the second oxide layer, and one of the first wafer and the second wafer includes a nitride layer. The nitride layer can be formed between the semiconductor substrate and the second oxide layer. A third oxide layer can be formed on the semiconductor substrate and the nitride layer is formed between the second oxide layer and the third oxide layer. The nitride layer can be formed between the active semiconductor layer and the first oxide layer. The first wafer can include a third oxide layer formed on the active semiconductor layer and the nitride layer is formed between the third oxide layer and the first oxide layer.

    SPLIT PROBE PAD STRUCTURE AND METHOD
    15.
    发明申请

    公开(公告)号:US20190043769A1

    公开(公告)日:2019-02-07

    申请号:US15665974

    申请日:2017-08-01

    Abstract: A structure and method for forming a split probe pad structure for a semiconductor structure. The split probe pad structure may include a first probe pad structure over a substrate, the first probe pad structure including a first probe pad in electrical communication with the substrate; a second probe pad structure over the substrate, the second probe pad structure including a second probe pad in electrical communication with the substrate, wherein the second probe pad structure is laterally separated from the first probe pad structure; and a non-metal region between the first probe pad structure and the second probe pad structure. The split probe pad structure may be formed in a kerf region of the semiconductor structure. The non-metal region may include a dielectric material.

    FORMING MULTI-SIZED THROUGH-SILICON-VIA (TSV) STRUCTURES

    公开(公告)号:US20180165402A1

    公开(公告)日:2018-06-14

    申请号:US15378122

    申请日:2016-12-14

    CPC classification number: G06F17/5077 H01L21/76898

    Abstract: Various embodiments include approaches for designing through-silicon vias (TSVs) in integrated circuits (ICs). In some cases, a method includes: identifying types of through-silicon vias (TSVs) for placement within an integrated circuit (IC) design based upon an electrical requirement for the TSVs, wherein the IC design includes distinct types of TSVs; calculating etch and fill rates for the IC design with the distinct types of TSVs with common etching and filling processes; and providing fabrication instructions to form the distinct types of TSVs according to the calculated etch and fill rates in the common processes.

Patent Agency Ranking