METHOD FOR MAKING SEMICONDUCTOR DEVICE WITH ISOLATION PILLARS BETWEEN ADJACENT SEMICONDUCTOR FINS
    12.
    发明申请
    METHOD FOR MAKING SEMICONDUCTOR DEVICE WITH ISOLATION PILLARS BETWEEN ADJACENT SEMICONDUCTOR FINS 有权
    用于制造具有相邻半导体器件之间的隔离支架的半导体器件的方法

    公开(公告)号:US20150357439A1

    公开(公告)日:2015-12-10

    申请号:US14295618

    申请日:2014-06-04

    Abstract: A method for making a semiconductor device may include forming, above a substrate, a plurality of laterally spaced-apart semiconductor fins, and forming regions of a first dielectric material between the laterally spaced-apart semiconductor fins. The method may further include selectively removing at least one intermediate semiconductor fin from among the plurality of semiconductor fins to define at least one trench between corresponding regions of the first dielectric material, and forming a region of a second dielectric material different than the first dielectric in the at least one trench to provide at least one isolation pillar between adjacent semiconductor fins.

    Abstract translation: 制造半导体器件的方法可以包括在衬底之上形成多个横向间隔开的半导体鳍片,以及在横向间隔开的半导体鳍片之间形成第一电介质材料的区域。 该方法还可以包括:从多个半导体鳍片中选择性地移除至少一个中间半导体鳍片,以限定第一介电材料的相应区域之间的至少一个沟槽,以及形成与第一电介质不同的第二电介质材料的区域 所述至少一个沟槽用于在相邻的半导体鳍片之间提供至少一个隔离柱。

    METHOD FOR MAKING SEMICONDUCTOR DEVICE WITH STRESSED SEMICONDUCTOR AND RELATED DEVICES
    14.
    发明申请
    METHOD FOR MAKING SEMICONDUCTOR DEVICE WITH STRESSED SEMICONDUCTOR AND RELATED DEVICES 审中-公开
    用于制造具有应力半导体和相关器件的半导体器件的方法

    公开(公告)号:US20150228781A1

    公开(公告)日:2015-08-13

    申请号:US14175215

    申请日:2014-02-07

    CPC classification number: H01L29/785 H01L29/66545 H01L29/66795 H01L29/7848

    Abstract: A method is for making a semiconductor device. The method may include forming fins above a substrate, each fin having an upper fin portion including a first semiconductor material and a lower fin portion including a dielectric material. The method may include forming recesses into sidewalls of each lower fin portion to expose a lower surface of a respective upper fin portion, and forming a second semiconductor layer surrounding the fins including the exposed lower surfaces of the upper fin portions. The second semiconductor layer may include a second semiconductor material to generate stress in the first semiconductor material.

    Abstract translation: 一种制造半导体器件的方法。 该方法可以包括在基板上形成翅片,每个翅片具有包括第一半导体材料的上翅片部分和包括电介质材料的下翅片部分。 该方法可以包括在每个下部翅片部分的侧壁中形成凹部以暴露相应的上部翅片部分的下表面,以及形成包围上翅片部分暴露的下表面的翅片的第二半导体层。 第二半导体层可以包括在第一半导体材料中产生应力的第二半导体材料。

    SCALED GATE CONTACT AND SOURCE/DRAIN CAP

    公开(公告)号:US20210066464A1

    公开(公告)日:2021-03-04

    申请号:US17097419

    申请日:2020-11-13

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a scaled gate contact and source/drain cap and methods of manufacture. The structure includes: a gate structure comprising an active region; source and drain contacts adjacent to the gate structure; a capping material over the source and drain contacts; a gate contact formed directly above the active region of the gate structure and over the capping material; a U-shape dielectric material around the gate contact, above the source and drain contacts; and a contact in direct electrical contact to the source and drain contacts.

    MIDDLE OF LINE STRUCTURES
    16.
    发明申请

    公开(公告)号:US20200176324A1

    公开(公告)日:2020-06-04

    申请号:US16204482

    申请日:2018-11-29

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to middle of line structures and methods of manufacture. The structure includes: a plurality of gate structures; source and drain regions adjacent to respective gate structures of the plurality of gate structures; metallization features contacting selected source and drain regions; and recessed metallization features contacting other selected source and drain regions.

    METHOD OF CONCURRENTLY FORMING SOURCE/DRAIN AND GATE CONTACTS AND RELATED DEVICE

    公开(公告)号:US20180006028A1

    公开(公告)日:2018-01-04

    申请号:US15708911

    申请日:2017-09-19

    Abstract: A method of concurrently forming source/drain contacts (CAs) and gate contacts (CBs) and device are provided. Embodiments include forming metal gates (PC) and source/drain (S/D) regions over a substrate; forming an ILD over the PCs and S/D regions; forming a mask over the ILD; concurrently patterning the mask for formation of CAs adjacent a first portion of each PC and CBs over a second portion of the PCs; etching through the mask, forming trenches extending through the ILD down to a nitride capping layer formed over each PC and a trench silicide (TS) contact formed over each S/D region; selectively growing a metal capping layer over the TS contacts formed over the S/D regions; removing the nitride capping layer from the second portion of each PC; and metal filling the trenches, forming the CAs and CBs.

Patent Agency Ranking