-
公开(公告)号:US09711492B2
公开(公告)日:2017-07-18
申请号:US14778036
申请日:2014-12-09
Applicant: Intel Corporation
Inventor: Sven Albers , Andreas Wolter , Klaus Reingruber , Thorsten Meyer
IPC: H01L25/16 , H01L21/50 , H01L25/00 , H01L23/48 , H01L21/56 , H01L23/00 , H01L25/065 , H01L25/07 , H01L23/31 , H01L21/683 , H01L23/498 , H01L49/02
CPC classification number: H01L25/16 , H01L21/568 , H01L21/6835 , H01L23/3128 , H01L23/48 , H01L23/49816 , H01L23/552 , H01L23/66 , H01L24/13 , H01L24/16 , H01L24/19 , H01L24/20 , H01L24/32 , H01L24/73 , H01L24/92 , H01L24/96 , H01L25/065 , H01L25/0655 , H01L25/07 , H01L25/50 , H01L28/00 , H01L2221/68359 , H01L2223/6677 , H01L2224/04105 , H01L2224/12105 , H01L2224/131 , H01L2224/13147 , H01L2224/16227 , H01L2224/32225 , H01L2224/73204 , H01L2224/81201 , H01L2224/81815 , H01L2224/92125 , H01L2924/15311 , H01L2924/15313 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H01L2924/19107 , H01L2924/3025 , H01L2924/014 , H01L2924/00014
Abstract: A method including forming at least one passive structure on a substrate by a build-up process; introducing one or more integrated circuit chips on the substrate; and introducing a molding compound on the at least one passive structure and the one or more integrated circuit chips. A method including forming at least one passive structure on a substrate by a three-dimensional printing process; introducing one or more integrated circuit chips on the substrate; and embedding the at least one passive structure and the one or more integrated circuit chips in a molding compound. An apparatus including a package substrate including at least one three-dimensional printed passive structure and one or more integrated circuit chips embedded in a molding material.
-
公开(公告)号:US20160224148A1
公开(公告)日:2016-08-04
申请号:US14778142
申请日:2014-12-16
Applicant: Intel Corporation
Inventor: Sven ALBERS , Klaus Reingruber , Teodora Ossiander , Andreas Wolter , Sonja Koller , Georg Seidemann , Jan Proschwitz , Hans-Joachim Barth , Bastiaan Elshof
IPC: G06F3/044 , H04B1/3827
CPC classification number: G06F3/044 , G01L1/24 , G06F1/163 , G06F3/03547 , G06F3/038 , G06F3/042 , G06F3/045 , G06F2203/04102 , G06F2203/04109 , H04B1/385
Abstract: Some forms relate to wearable computing devices that include a “touch pad” like interface. In some forms, the example wearable computing devices may be integrated with (or attached to) textiles (i.e. clothing). In other forms, the example wearable computing devices may be attached directly to the skin of someone (i.e., similar to a bandage) that utilizes any of the example wearable computing devices. The example wearable computing devices include a flexible touch pad that may allow a user of the wearable computing device to more easily operate the wearable computing device. The example wearable computing devices described herein may include a variety of electronics. Some examples include a power supply and/or a communication device among other types of electronics.
Abstract translation: 一些形式涉及包括诸如接口的“触摸板”的可穿戴计算设备。 在一些形式中,可穿戴式计算设备的示例可以与(或附着)纺织品(即服装)集成。 在其他形式中,可穿戴式计算设备的示例可以直接附接到使用任何示例性可穿戴计算设备的某人的皮肤(即类似于绷带)。 示例性可穿戴计算设备包括柔性触摸板,其可以允许可穿戴计算设备的用户更容易地操作可穿戴式计算设备。 本文所述的示例性可穿戴计算设备可以包括各种电子设备。 一些示例包括电源和/或其他类型的电子设备中的通信设备。
-
公开(公告)号:US11469213B2
公开(公告)日:2022-10-11
申请号:US16325970
申请日:2016-09-28
Applicant: Intel Corporation
Inventor: Georg Seidemann , Thomas Wagner , Klaus Reingruber , Bernd Waidhas , Andreas Wolter
IPC: H01L25/065 , H01L23/498 , H01L23/00 , H01L29/06 , H01L23/31
Abstract: In accordance with disclosed embodiments, there are provided methods, systems, and apparatuses for implementing reduced height semiconductor packages for mobile electronics. For instance, there is disclosed in accordance with one embodiment a stacked die package having therein a bottom functional silicon die; a recess formed within the bottom functional silicon die by a thinning etch partially reducing a vertical height of the bottom functional silicon die at the recess; and a top component positioned at least partially within the recess formed within the bottom functional silicon die. Other related embodiments are disclosed.
-
公开(公告)号:US11374323B2
公开(公告)日:2022-06-28
申请号:US16473566
申请日:2017-03-31
Applicant: Intel Corporation
Inventor: Andreas Augustin , Sonja Koller , Bernd Waidhas , Georg Seidemann , Andreas Wolter , Stephan Stoeckl , Thomas Wagner , Josef Hagn
Abstract: A patch antenna array is fabricated with a package-on-package setup that contains a transceiver. The patch antenna array has a footprint that intersects the transceiver footprint. The package-on-package setup includes through-mold vias that couple to a redistribution layer disposed between the patch antennas and the package-on-package setup.
-
15.
公开(公告)号:US10403602B2
公开(公告)日:2019-09-03
申请号:US15637935
申请日:2017-06-29
Applicant: Intel Corporation
Inventor: Bernd Waidhas , Georg Seidemann , Andreas Augustin , Laurent Millou , Andreas Wolter , Reinhard Mahnkopf , Stephan Stoeckl , Thomas Wagner
IPC: H01L21/48 , H01L25/065 , H01L23/48 , G06F15/76 , H01L25/00
Abstract: A semiconductive device stack, includes a baseband processor die with an active surface and a backside surface, and a recess in the backside surface. A recess-seated device is disposed in the recess, and a through-silicon via in the baseband processor die couples the baseband processor die at the active surface to the recess-seated die at the recess. A processor die is disposed on the baseband processor die backside surface, and a memory die is disposed on the processor die. The several dice are coupled by through-silicon via groups.
-
16.
公开(公告)号:US09997444B2
公开(公告)日:2018-06-12
申请号:US15117716
申请日:2014-03-12
Applicant: INTEL CORPORATION
Inventor: Thorsten Meyer , Gerald Ofner , Andreas Wolter , Georg Seidemann , Sven Albers , Christian Geissler
CPC classification number: H01L23/49838 , H01L21/4853 , H01L21/4857 , H01L21/565 , H01L23/13 , H01L23/3114 , H01L23/49816 , H01L23/49822 , H01L23/50 , H01L24/16 , H01L24/19 , H01L24/20 , H01L24/96 , H01L25/16 , H01L2224/04105 , H01L2224/12105 , H01L2224/16227 , H01L2224/24195 , H01L2224/32225 , H01L2224/32245 , H01L2224/73267 , H01L2224/92244 , H01L2924/15151 , H01L2924/15159 , H01L2924/15174 , H01L2924/15192 , H01L2924/15311 , H01L2924/1815 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105
Abstract: A microelectronic package including a passive microelectronic device disposed within a package body, wherein the package body is the portion of the microelectronic package which provides support and/or rigidity to the microelectronic package. In a flip-chip type microelectronic package, the package body may comprise a microelectronic substrate to which an active microelectronic device is electrically attached. In an embedded device type microelectronic package, the package body may comprise the material in which the active microelectronic device is embedded.
-
公开(公告)号:US20180150156A1
公开(公告)日:2018-05-31
申请号:US15879729
申请日:2018-01-25
Applicant: Intel Corporation
Inventor: Sven Albers , Klaus Reingruber , Teodora Ossiander , Andreas Wolter , Sonja Koller , Georg Seidemann , Jan Proschwitz , Hans-Joachim Barth , Bastiaan Elshof
IPC: G06F3/044 , G06F3/045 , G06F3/042 , G01L1/24 , G06F3/0354 , G06F3/038 , H04B1/3827 , G06F1/16
CPC classification number: G06F3/044 , G01L1/24 , G06F1/163 , G06F3/03547 , G06F3/038 , G06F3/042 , G06F3/045 , G06F2203/04102 , G06F2203/04109 , H04B1/385
Abstract: Some forms relate to wearable computing devices that include a “touch pad” like interface. In some forms, the example wearable computing devices may be integrated with (or attached to) textiles (i.e. clothing). In other forms, the example wearable computing devices may be attached directly to the skin of someone (i.e., similar to a bandage) that utilizes any of the example wearable computing devices. The example wearable computing devices include a flexible touch pad that may allow a user of the wearable computing device to more easily operate the wearable computing device. The example wearable computing devices described herein may include a variety of electronics. Some examples include a power supply and/or a communication device among other types of electronics.
-
公开(公告)号:US09653439B2
公开(公告)日:2017-05-16
申请号:US14778036
申请日:2014-12-09
Applicant: Intel Corporation
Inventor: Sven Albers , Andreas Wolter , Klaus Reingruber , Thorsten Meyer
IPC: H01L25/16 , H01L21/50 , H01L25/00 , H01L23/48 , H01L21/56 , H01L23/00 , H01L25/065 , H01L25/07 , H01L23/31 , H01L21/683 , H01L23/498 , H01L49/02
Abstract: A method including forming at least one passive structure on a substrate by a build-up process; introducing one or more integrated circuit chips on the substrate; and introducing a molding compound on the at least one passive structure and the one or more integrated circuit chips. A method including forming at least one passive structure on a substrate by a three-dimensional printing process; introducing one or more integrated circuit chips on the substrate; and embedding the at least one passive structure and the one or more integrated circuit chips in a molding compound. An apparatus including a package substrate including at least one three-dimensional printed passive structure and one or more integrated circuit chips embedded in a molding material.
-
公开(公告)号:US11270941B2
公开(公告)日:2022-03-08
申请号:US16349170
申请日:2016-12-29
Applicant: Intel Corporation
Inventor: Georg Seidemann , Thomas Wagner , Andreas Wolter , Bernd Waidhas
IPC: H01L23/528 , H01L23/00 , H01L25/065 , H01L21/768 , H01L23/48 , H01L23/532 , H01L23/538 , H01L25/16 , H01L21/56 , H01L23/498 , H01L23/31
Abstract: A system-in-package apparatus includes a semiconductive bridge that uses bare-die pillars to couple with a semiconductive device such as a processor die. The apparatus achieves a thin form factor.
-
公开(公告)号:US11250981B2
公开(公告)日:2022-02-15
申请号:US16993152
申请日:2020-08-13
Applicant: Intel Corporation
Inventor: Andreas Wolter , Thorsten Meyer , Gerhard Knoblinger
Abstract: Embodiments of the invention include a microelectronic device and methods of forming a microelectronic device. In an embodiment the microelectronic device includes a semiconductor die and an inductor that is electrically coupled to the semiconductor die. The inductor may include one or more conductive coils that extend away from a surface of the semiconductor die. In an embodiment each conductive coils may include a plurality of traces. For example, a first trace and a third trace may be formed over a first dielectric layer and a second trace may be formed over a second dielectric layer and over a core. A first via through the second dielectric layer may couple the first trace to the second trace, and a second via through the second dielectric layer may couple the second trace to the third trace.
-
-
-
-
-
-
-
-
-