-
公开(公告)号:US20130327564A1
公开(公告)日:2013-12-12
申请号:US13570251
申请日:2012-08-09
Applicant: Cheng-Po Yu , Shang-Feng Huang , Chang-Ming Lee , Young-Sheng Bai
Inventor: Cheng-Po Yu , Shang-Feng Huang , Chang-Ming Lee , Young-Sheng Bai
CPC classification number: H05K3/381 , H05K3/105 , H05K3/108 , H05K2201/0215 , H05K2201/09563 , H05K2203/0307 , H05K2203/095 , H05K2203/1461
Abstract: A circuit board and a manufacturing method thereof are provided. According to the method, a dielectric layer is formed on a dielectric substrate, and the dielectric layer contains active particles. A surface treatment is performed on a surface of the dielectric first conductive layer is formed on the activated surface of the dielectric layer. A conductive via is formed in the dielectric substrate and the dielectric layer. A patterned mask layer is formed on the first conductive layer, in which the patterned mask layer exposes the conductive via and a part of the first conductive layer. A second conductive layer is formed on the first conductive layer and conductive via exposed by the patterned mask layer. The patterned mask layer and the first conductive layer below the patterned mask layer are removed.
Abstract translation: 提供一种电路板及其制造方法。 根据该方法,在电介质基板上形成介电层,电介质层含有活性粒子。 在电介质层的活化表面上形成电介质第一导电层的表面进行表面处理。 在电介质基板和电介质层中形成导电通孔。 图案化的掩模层形成在第一导电层上,其中图案化掩模层暴露导电通孔和第一导电层的一部分。 在第一导电层上形成第二导电层,并且由图案化掩模层暴露出导电通路。 图案化掩模层和图案化掩模层下面的第一导电层被去除。
-
公开(公告)号:US08166652B2
公开(公告)日:2012-05-01
申请号:US12270718
申请日:2008-11-13
Applicant: Cheng-Po Yu
Inventor: Cheng-Po Yu
IPC: H05K3/10
CPC classification number: H05K3/107 , H05K1/0265 , H05K3/0032 , H05K3/06 , H05K3/061 , H05K2201/0376 , H05K2201/09727 , H05K2203/0369 , Y10T29/49117 , Y10T29/49126 , Y10T29/49155 , Y10T29/49165
Abstract: A circuit structure of a circuit board includes a dielectric layer, a number of first circuits, and a number of second circuits. The dielectric layer has a surface and an intaglio pattern. The first circuits are disposed on the surface of the dielectric layer. The second circuits are disposed in the intaglio pattern of the dielectric layer. Line widths of the second circuits are smaller than line widths of the first circuits, and a distance between every two of the adjacent second circuits is shorter than a distance between every two of the adjacent first circuits.
Abstract translation: 电路板的电路结构包括电介质层,多个第一电路和多个第二电路。 电介质层具有表面和凹版图案。 第一电路设置在电介质层的表面上。 第二电路设置在电介质层的凹版图案中。 第二电路的线宽小于第一电路的线宽,并且相邻的第二电路中的每两个之间的距离比相邻的第一电路中的每两个之间的距离短。
-
公开(公告)号:US20120060368A1
公开(公告)日:2012-03-15
申请号:US13301812
申请日:2011-11-22
Applicant: Cheng-Po Yu , Han-Pei Huang
Inventor: Cheng-Po Yu , Han-Pei Huang
IPC: H05K3/22
CPC classification number: H05K1/11 , H05K1/0284 , H05K1/142 , H05K3/185 , H05K3/4007 , H05K3/4661 , H05K2201/0236 , H05K2201/09045 , H05K2201/09118 , H05K2201/09163 , H05K2201/09436 , H05K2201/09509 , H05K2201/09845 , H05K2203/1327 , Y10T29/49126 , Y10T29/49128 , Y10T29/49155 , Y10T29/49158 , Y10T428/24802 , Y10T428/24917
Abstract: A method of fabrication a circuit board structure comprising providing a circuit board main body, forming a molded, irregular plastic body having a non-plate type, stereo structure and at least one scraggy surface by encapsulating at least a portion of said circuit board main body with injection molded material, and forming a first three-dimensional circuit pattern on said molded, irregular plastic body thereby defining a three-dimensional circuit device.
Abstract translation: 一种制造电路板结构的方法,包括提供电路板主体,通过封装所述电路板主体的至少一部分来形成具有非板型,立体结构和至少一个刮痕表面的模制的不规则塑料体 并且在所述模制的不规则塑料体上形成第一三维电路图案,从而限定三维电路装置。
-
公开(公告)号:US20100065319A1
公开(公告)日:2010-03-18
申请号:US12328446
申请日:2008-12-04
Applicant: Tsung-Yuan Chen , Chun-Chien Chen , Cheng-Po Yu
Inventor: Tsung-Yuan Chen , Chun-Chien Chen , Cheng-Po Yu
CPC classification number: H05K3/428 , H05K3/0032 , H05K3/0035 , H05K3/0038 , H05K3/20 , H05K3/205 , H05K2201/09509 , H05K2201/09563 , H05K2201/0969 , H05K2203/0369 , H05K2203/0376 , H05K2203/0384 , H05K2203/0554 , H05K2203/108 , H05K2203/1476 , Y10T29/49124 , Y10T29/49126
Abstract: A process for fabricating a wiring board is provided. In the process, a wiring carrying substrate including a carry substrate and a wiring layer is formed. Next, at least one blind via is formed in the wiring carrying substrate. Next, the wiring carrying substrate is laminated to another wiring carrying substrate via an insulation layer. The insulation layer is disposed between the wiring layers of the wiring carrying substrates and full fills the blind via. Next, parts of the carry substrates are removed to expose the insulation layer in the blind via. Next, a conductive pillar connected between the wiring layers is formed. Next, the rest carry substrates are removed.
Abstract translation: 提供一种制造布线板的工艺。 在该过程中,形成包括携带衬底和布线层的布线承载衬底。 接下来,在布线承载基板中形成至少一个盲孔。 接下来,通过绝缘层将布线承载基板层叠到另一布线承载基板。 绝缘层设置在布线基板的布线层之间,并且完全填充盲孔。 接下来,去除部分搬运基板以露出盲孔中的绝缘层。 接下来,形成连接在布线层之间的导电柱。 接下来,其余的携带衬底被去除。
-
公开(公告)号:US20090250247A1
公开(公告)日:2009-10-08
申请号:US12170082
申请日:2008-07-09
Applicant: Cheng-Po Yu , Cheng-Hung Yu
Inventor: Cheng-Po Yu , Cheng-Hung Yu
CPC classification number: H05K1/0231 , H05K1/0219 , H05K1/162 , H05K3/107 , H05K2201/09036 , H05K2201/09809 , Y10T29/49117
Abstract: A circuit board including a first dielectric layer having a first surface and a second surface, a first circuit layer, a second dielectric layer, and a second circuit layer is provided. At least one trench is formed on the first surface, and the first circuit layer is formed on an inside wall of the trench. In addition, the second dielectric layer is disposed in the trench, and covers the first circuit layer. The second circuit layer is disposed in the trench, and the second dielectric layer is located between the first circuit layer and the second circuit layer. A manufacturing method of the circuit board is further provided.
Abstract translation: 提供一种电路板,包括具有第一表面和第二表面的第一介电层,第一电路层,第二电介质层和第二电路层。 在第一表面上形成至少一个沟槽,并且第一电路层形成在沟槽的内壁上。 此外,第二电介质层设置在沟槽中并覆盖第一电路层。 第二电路层设置在沟槽中,第二电介质层位于第一电路层和第二电路层之间。 还提供了电路板的制造方法。
-
公开(公告)号:US08466369B2
公开(公告)日:2013-06-18
申请号:US13305310
申请日:2011-11-28
Applicant: Cheng-Po Yu
Inventor: Cheng-Po Yu
IPC: H05K1/03
CPC classification number: H05K3/107 , H05K1/0265 , H05K3/0032 , H05K3/06 , H05K3/061 , H05K2201/0376 , H05K2201/09727 , H05K2203/0369 , Y10T29/49117 , Y10T29/49126 , Y10T29/49155 , Y10T29/49165
Abstract: A circuit structure of a circuit board includes a dielectric layer, a number of first circuits, and a number of second circuits. The dielectric layer has a surface and an intaglio pattern. The first circuits are disposed on the surface of the dielectric layer. The second circuits are disposed in the intaglio pattern of the dielectric layer. Line widths of the second circuits are smaller than line widths of the first circuits, and a distance between every two of the adjacent second circuits is shorter than a distance between every two of the adjacent first circuits.
Abstract translation: 电路板的电路结构包括电介质层,多个第一电路和多个第二电路。 电介质层具有表面和凹版图案。 第一电路设置在电介质层的表面上。 第二电路设置在电介质层的凹版图案中。 第二电路的线宽小于第一电路的线宽,并且相邻的第二电路中的每两个之间的距离比相邻的第一电路中的每两个之间的距离短。
-
公开(公告)号:US20120174391A1
公开(公告)日:2012-07-12
申请号:US13423578
申请日:2012-03-19
Applicant: Tsung-Yuan Chen , Chun-Chien Chen , Cheng-Po Yu
Inventor: Tsung-Yuan Chen , Chun-Chien Chen , Cheng-Po Yu
IPC: H05K3/00
CPC classification number: H05K3/428 , H05K3/0032 , H05K3/0035 , H05K3/0038 , H05K3/20 , H05K3/205 , H05K2201/09509 , H05K2201/09563 , H05K2201/0969 , H05K2203/0369 , H05K2203/0376 , H05K2203/0384 , H05K2203/0554 , H05K2203/108 , H05K2203/1476 , Y10T29/49124 , Y10T29/49126
Abstract: A process for fabricating a wiring board is provided. In the process, a wiring carrying substrate including a carry substrate and a wiring layer is formed. Next, at least one blind via is formed in the wiring carrying substrate. Next, the wiring carrying substrate is laminated to another wiring carrying substrate via an insulation layer. The insulation layer is disposed between the wiring layers of the wiring carrying substrates and full fills the blind via. Next, parts of the carry substrates are removed to expose the insulation layer in the blind via. Next, a conductive pillar connected between the wiring layers is formed. Next, the rest carry substrates are removed.
Abstract translation: 提供一种制造布线板的工艺。 在该过程中,形成包括携带衬底和布线层的布线承载衬底。 接下来,在布线承载基板中形成至少一个盲孔。 接下来,通过绝缘层将布线承载基板层叠到另一布线承载基板。 绝缘层设置在布线基板的布线层之间,并且完全填充盲孔。 接下来,去除部分搬运基板以露出盲孔中的绝缘层。 接下来,形成连接在布线层之间的导电柱。 接下来,其余的携带衬底被去除。
-
48.
公开(公告)号:US08217278B2
公开(公告)日:2012-07-10
申请号:US12613072
申请日:2009-11-05
Applicant: Cheng-Po Yu
Inventor: Cheng-Po Yu
IPC: H05K1/11
CPC classification number: H05K3/0035 , H05K3/107 , H05K3/465 , H05K2201/0236 , H05K2201/0959 , H05K2201/09845 , H05K2203/1476 , Y10T29/49155
Abstract: An embedded wiring board includes an upper wiring layer, a lower wiring layer, an insulation layer, a first conductive pillar and a second conductive pillar. The upper wiring layer contains an upper pad, the lower wiring layer contains a lower pad, and the insulation layer contains an upper surface and a lower surface opposite to the upper surface. The upper pad is embedded in the upper surface and the lower pad is embedded in the lower surface. The first conductive pillar is located in the insulation layer and includes an end surface which is exposed by the upper surface. A height of the first conductive pillar relative to the upper surface is larger than a depth of the upper pad relative to the upper surface. In addition, the second conductive pillar is located in the insulation layer and is connected between the first conductive pillar and the lower pad.
Abstract translation: 嵌入布线板包括上布线层,下布线层,绝缘层,第一导电柱和第二导电柱。 上布线层包含上焊盘,下布线层包含下焊盘,绝缘层包含与上表面相对的上表面和下表面。 上垫片嵌入在上表面中,下垫片嵌入下表面。 第一导电柱位于绝缘层中,并且包括由上表面暴露的端面。 第一导电柱相对于上表面的高度大于上垫相对于上表面的深度。 此外,第二导电柱位于绝缘层中并连接在第一导电柱和下垫之间。
-
公开(公告)号:US07745933B2
公开(公告)日:2010-06-29
申请号:US11739515
申请日:2007-04-24
Applicant: Cheng-Po Yu
Inventor: Cheng-Po Yu
CPC classification number: H05K1/116 , H01L21/6835 , H01L2221/68359 , H05K3/20 , H05K3/4644 , H05K3/4658 , H05K2201/09454 , H05K2201/09563 , H05K2201/096 , Y10T29/49124
Abstract: A circuit structure has a first dielectric layer, a first circuit pattern embedded in the first dielectric layer and having a first via pad, a first conductive via passing through the first dielectric layer and connecting to the first via pad, and an independent via pad disposed on a surface of the first dielectric layer away from the first via pad and connecting to one end of the first conductive via. The circuit structure further has a second dielectric layer disposed over the surface of the first dielectric layer where the independent via pad is disposed, a second conductive via passing through the second dielectric layer and connecting to the independent via pad, and a second circuit pattern embedded in the second dielectric layer, located at a surface thereof away from the independent via pad, and having a second via pad connected to the second conductive via.
Abstract translation: 电路结构具有第一电介质层,第一电路图案,其嵌入在第一电介质层中并且具有第一通孔焊盘,穿过第一电介质层并连接到第一通孔焊盘的第一导电通孔和设置在第一电介质层上的独立通孔焊盘 在第一电介质层的远离第一通孔焊盘的表面上并连接到第一导电通孔的一端。 电路结构还具有设置在第一电介质层的表面上的第二电介质层,其中设置独立通孔焊盘,通过第二介电层并连接到独立通孔焊盘的第二导电通孔和嵌入的第二电路图案 在第二电介质层中,位于其远离独立通孔焊盘的表面,并且具有连接到第二导电通孔的第二通孔焊盘。
-
公开(公告)号:US20100006327A1
公开(公告)日:2010-01-14
申请号:US12260096
申请日:2008-10-29
Applicant: Cheng-Po Yu , Han-Pei Huang
Inventor: Cheng-Po Yu , Han-Pei Huang
CPC classification number: H05K1/11 , H05K1/0284 , H05K1/142 , H05K3/185 , H05K3/4007 , H05K3/4661 , H05K2201/0236 , H05K2201/09045 , H05K2201/09118 , H05K2201/09163 , H05K2201/09436 , H05K2201/09509 , H05K2201/09845 , H05K2203/1327 , Y10T29/49126 , Y10T29/49128 , Y10T29/49155 , Y10T29/49158 , Y10T428/24802 , Y10T428/24917
Abstract: A circuit board structure including a circuit board main body and an injection molded three-dimensional circuit device encapsulating at least a portion of the circuit board main body is provided. The three-dimensional circuit device includes a molded plastic body having a non-plate type, stereo structure, on which a three-dimensional pattern is also fabricated. The three-dimensional pattern is interconnected with a contact pad on the circuit board main body through a conductive via.
Abstract translation: 提供一种包括电路板主体和封装有电路板主体的至少一部分的注射成型的三维电路装置的电路板结构。 三维电路装置包括具有非板型立体结构的模制塑料体,其上还制造三维图案。 三维图案通过导电通孔与电路板主体上的接触焊盘互连。
-
-
-
-
-
-
-
-
-