-
公开(公告)号:US20200066855A1
公开(公告)日:2020-02-27
申请号:US16074373
申请日:2016-04-01
Applicant: Intel Corporation
Inventor: Chandra S. MOHAPATRA , Glenn A. GLASS , Harold W. KENNEL , Anand S. MURTHY , Willy RACHMADY , Gilbert DEWEY , Sean T. MA , Matthew V. METZ , Jack T. KAVALIEROS , Tahir GHANI
IPC: H01L29/417 , H01L29/78 , H01L29/66 , H01L29/201
Abstract: An apparatus including a transistor device disposed on a surface of a circuit substrate, the device including a body including opposing sidewalls defining a width dimension and a channel material including indium, the channel material including a profile at a base thereof that promotes indium atom diffusivity changes in the channel material in a direction away from the sidewalls. A method including forming a transistor device body on a circuit substrate, the transistor device body including opposing sidewalls and including a buffer material and a channel material on the buffer material, the channel material including indium and the buffer material includes a facet that promotes indium atom diffusivity changes in the channel material in a direction away from the sidewalls; and forming a gate stack on the channel material.
-
公开(公告)号:US20190341481A1
公开(公告)日:2019-11-07
申请号:US16309049
申请日:2016-06-30
Applicant: Intel Corporation
Inventor: Gilbert DEWEY , Willy RACHMADY , Matthew V. METZ , Jack T. KAVALIEROS , Chandra S. MOHAPATRA , Sean T. MA , Tahir GHANI , Anand S. MURTHY
Abstract: An apparatus is described. The apparatus includes a FINFET transistor. The FINFET transistor comprises a tapered subfin structure having a sidewall surface area that is large enough to induce aspect ratio trapping of lattice defects along sidewalls of the subfin structure so that the defects are substantially prevented from reaching said FINFET transistor's channel.
-
公开(公告)号:US20190267289A1
公开(公告)日:2019-08-29
申请号:US16320425
申请日:2016-09-30
Applicant: INTEL CORPORATION
Inventor: Gilbert DEWEY , Matthew V. METZ , Sean T. MA , Cheng-Ying HUANG , Tahir GHANI , Anand S. MURTHY , Harold W. KENNEL , Nicholas G. MINUTILLO , Jack T. KAVALIEROS , Willy RACHMADY
IPC: H01L21/8234 , H01L27/088 , H01L29/66 , H01L29/78 , H01L29/06
Abstract: A transistor device comprising a channel disposed on a substrate between a source and a drain, a gate electrode disposed on the channel, wherein the channel comprises a channel material that is separated from a body of the same material on a substrate. A method comprising forming a trench in a dielectric layer on an integrated circuit substrate, the trench comprising dimensions for a transistor body including a width; depositing a spacer layer in a portion of the trench, the spacer layer narrowing the width of the trench; forming a channel material in the trench through the spacer layer; recessing the dielectric layer to define a first portion of the channel material exposed and a second portion of the channel material in the trench; and separating the first portion of the channel material from the second portion of the channel material.
-
公开(公告)号:US20190172941A1
公开(公告)日:2019-06-06
申请号:US16304620
申请日:2016-07-02
Applicant: INTEL CORPORATION
Inventor: Willy RACHMADY , Sanaz K. GARDNER , Chandra S. MOHAPATRA , Matthew V. METZ , Gilbert DEWEY , Sean T. MA , Jack T. KAVALIEROS , Anand S. MURTHY , Tahir GHANI
IPC: H01L29/78 , H01L29/417 , H01L29/66 , H01L29/06 , H01L29/775
Abstract: Embodiments are generally directed to a semiconductor device with released source and drain. An embodiment of a method includes etching a buffer layer of a semiconductor device to form a gate trench under a gate channel portion of a channel layer of the device; filling the gate trench with an oxide material to form an oxide isolation layer; etching one or more source/drain contact trenches in an interlayer dielectric (ILD) layer for source and drain regions of the device; etching the oxide isolation layer within the one or more source/drain contact trenches to form one or more cavities under a source/drain channel in the source and drain regions, wherein the etching of each contact trench is to expose all sides of the source/drain channel; and depositing contact metal in the one or more contact trenches, including depositing the contact metal in the cavities under the source/drain channel.
-
公开(公告)号:US20180151702A1
公开(公告)日:2018-05-31
申请号:US15576251
申请日:2015-06-27
Applicant: Intel Corporation
Inventor: Seiyon KIM , Gopinath BHIMARASETTI , Rafael RIOS , Jack T. KAVALIEROS , Tahir GHANI , Anand S. MURTHY , Rishabh MEHANDRU
IPC: H01L29/66 , H01L29/10 , H01L21/02 , H01L27/088 , H01L29/78
CPC classification number: H01L29/66795 , H01L21/02233 , H01L21/02546 , H01L23/49827 , H01L23/49838 , H01L27/0886 , H01L27/1211 , H01L29/0847 , H01L29/1037 , H01L29/66545 , H01L29/78 , H01L29/785 , H01L29/7851
Abstract: A method including forming a non-planar conducting channel of a multi-gate device on a substrate, the channel including a height dimension defined from a base at a surface of the substrate; modifying less than an entire portion of the channel; and forming a gate stack on the channel, the gate stack including a dielectric material and a gate electrode. An apparatus including a non-planar multi-gate device on a substrate including a channel including a height dimension defining a conducting portion and an oxidized portion and a gate stack disposed on the channel, the gate stack including a dielectric material and a gate electrode.
-
公开(公告)号:US20180145077A1
公开(公告)日:2018-05-24
申请号:US15574820
申请日:2015-06-26
Applicant: Intel Corporation
Inventor: Gilbert DEWEY , Matthew V. METZ , Anand S. MURTHY , Tahir GHANI , Willy RACHMADY , Chandra S. MOHAPATRA , Jack T. KAVALIEROS , Glenn A. GLASS
IPC: H01L27/092 , H01L29/205 , H01L29/10 , H01L29/423 , H01L29/08 , H01L29/78 , H01L29/66 , H01L21/8238
CPC classification number: H01L27/0924 , H01L21/823807 , H01L21/823814 , H01L21/823821 , H01L21/82385 , H01L21/8258 , H01L29/0847 , H01L29/1037 , H01L29/205 , H01L29/42376 , H01L29/66522 , H01L29/66545 , H01L29/66795 , H01L29/7851
Abstract: Monolithic FETs including a majority carrier channel in a first high carrier mobility semiconductor material disposed over a substrate. While a mask, such as a gate stack or sacrificial gate stack, is covering a lateral channel region, a spacer of a high carrier mobility semiconductor material is overgrown, for example wrapping around a dielectric lateral spacer, to increase effective spacing between the transistor source and drain without a concomitant increase in transistor footprint. Source/drain regions couple electrically to the lateral channel region through the high-mobility semiconductor spacer, which may be substantially undoped (i.e. intrinsic). With effective channel length for a given lateral gate dimension increased, the transistor footprint for a given off-state leakage may be reduced or off-state source/drain leakage for a given transistor footprint may be reduced, for example.
-
公开(公告)号:US20170317187A1
公开(公告)日:2017-11-02
申请号:US15528793
申请日:2014-12-23
Applicant: INTEL CORPORATION
Inventor: Sanaz K. GARDNER , Willy RACHMADY , Matthew V. METZ , Gilbert DEWEY , Jack T. KAVALIEROS , Chandra S. MOHAPATRA , Anand S. MURTHY , Nadia RAHHAL-ORABI , Nancy M. ZELICK , Marc C. FRENCH , Tahir GHANI
IPC: H01L29/66 , H01L29/786 , H01L29/423 , H01L29/06 , H01L27/088 , H01L21/8234 , H01L21/02
CPC classification number: H01L29/66742 , B82Y10/00 , H01L21/02392 , H01L21/02546 , H01L21/02603 , H01L21/823412 , H01L27/088 , H01L29/0673 , H01L29/20 , H01L29/42392 , H01L29/66469 , H01L29/66522 , H01L29/66795 , H01L29/775 , H01L29/785 , H01L29/78681 , H01L29/78696
Abstract: An embodiment includes a device comprising: first and second fins adjacent one another and each including channel and subfin layers, the channel layers having bottom surfaces directly contacting upper surfaces of the subfin layers; wherein (a) the bottom surfaces are generally coplanar with one another and are generally flat; (b) the upper surfaces are generally coplanar with one another and are generally flat; and (c) the channel layers include an upper material and the subfin layers include a lower III-V material different from the upper III-V material. Other embodiments are described herein.
-
公开(公告)号:US20240224508A1
公开(公告)日:2024-07-04
申请号:US18090816
申请日:2022-12-29
Applicant: Intel Corporation
Inventor: Abhishek Anil SHARMA , Tahir GHANI , Anand S. MURTHY , Wilfred GOMES , Pushkar RANADE , Sagar SUTHRAM
IPC: H10B12/00 , H01L27/088 , H01L29/06 , H01L29/78 , H01L29/786
CPC classification number: H10B12/36 , H01L27/0886 , H01L29/0673 , H01L29/7851 , H01L29/78696
Abstract: Structures having bit-cost scaling with relaxed transistor area are described. In an example, an integrated circuit structure includes a plurality of plate lines along a first direction. A transistor is beneath the plurality of plate lines, with a direction of a first source or drain to a gate to a second source or drain of the transistor being a second direction orthogonal to the first direction. A plurality of capacitor structures is over the plurality of plate lines, individual ones of the plurality of capacitor structures coupled to a corresponding one of the plurality of plate lines. The plurality of capacitor structures has a staggered arrangement from a plan view perspective.
-
公开(公告)号:US20240224488A1
公开(公告)日:2024-07-04
申请号:US18089865
申请日:2022-12-28
Applicant: Intel Corporation
Inventor: Abhishek Anil SHARMA , Sagar SUTHRAM , Tahir GHANI , Anand S. MURTHY , Wilfred GOMES
IPC: H10B10/00 , H01L23/48 , H01L25/065 , H10B12/00
CPC classification number: H10B10/125 , H01L23/481 , H01L25/0657 , H10B12/056
Abstract: Structures having two-level memory are described. In an example, an integrated circuit structure includes an SRAM layer including transistors. A DRAM layer is vertically spaced apart from the transistors of the SRAM layer. A metallization structure is between the transistors of the SRAM layer and the DRAM layer.
-
公开(公告)号:US20240222438A1
公开(公告)日:2024-07-04
申请号:US18089945
申请日:2022-12-28
Applicant: Intel Corporation
Inventor: Abhishek Anil SHARMA , Han Wui THEN , Tahir GHANI , Anand S. MURTHY , Wilfred GOMES , Sagar SUTHRAM , Pushkar RANADE
IPC: H01L29/26 , H01L29/36 , H01L29/40 , H01L29/423 , H01L29/66 , H01L29/778
CPC classification number: H01L29/26 , H01L29/36 , H01L29/401 , H01L29/4236 , H01L29/42368 , H01L29/66462 , H01L29/7787
Abstract: Embodiments described herein may be related to apparatuses, processes, systems, and/or techniques for designing and fabricating semiconductor packages that include transistors that include wide band gap materials, such as silicon carbide or gallium nitride. Other embodiments may be described and/or claimed.
-
-
-
-
-
-
-
-
-