-
81.
公开(公告)号:US11705385B2
公开(公告)日:2023-07-18
申请号:US17367990
申请日:2021-07-06
Applicant: Micron Technology, Inc.
Inventor: Indra V. Chary , Chet E. Carter , Anilkumar Chandolu , Justin B. Dorhout , Jun Fang , Matthew J. King , Brett D. Lowe , Matthew Park , Justin D. Shepherdson
IPC: H01L23/48 , H01L21/311 , H01L21/033 , H01L21/768 , H01L21/28 , H10B43/10 , H10B43/27 , H10B41/10 , H10B41/27
CPC classification number: H01L23/481 , H01L21/0337 , H01L21/31111 , H01L21/76897 , H01L29/40117 , H10B43/10 , H10B43/27 , H10B41/10 , H10B41/27
Abstract: A method used in forming a memory array and conductive through-array-vias (TAVs) comprises forming a stack comprising vertically-alternating insulative tiers and wordline tiers. A mask is formed comprising horizontally-elongated trench openings and operative TAV openings above the stack. Etching is conducted of unmasked portions of the stack through the trench and operative TAV openings in the mask to form horizontally-elongated trench openings in the stack and to form operative TAV openings in the stack. Conductive material is formed in the operative TAV openings in the stack to form individual operative TAVs in individual of the operative TAV openings in the stack. A wordline-intervening structure is formed in individual of the trench openings in the stack.
-
82.
公开(公告)号:US11641742B2
公开(公告)日:2023-05-02
申请号:US17468170
申请日:2021-09-07
Applicant: Micron Technology, Inc.
Inventor: Cole Smith , Ramey M. Abdelrahaman , Silvia Borsari , Chris M. Carlson , David Daycock , Matthew J. King , Jin Lu
IPC: H01L27/11582 , G11C5/06 , H01L27/11556 , H01L27/1157 , H01L23/522 , H01L27/11524 , H01L27/11565 , H01L27/11519
Abstract: A method used in forming a memory array comprising strings of memory cells comprises forming a stack comprising vertically-alternating first tiers and second tiers. Horizontally-elongated trenches are formed into the stack to form laterally-spaced memory-block regions. A wall is formed in individual of the trenches laterally-between immediately-laterally-adjacent of the memory-block regions. The forming of the wall comprises lining sides of the trenches with insulative material comprising at least one of an insulative nitride and elemental-form boron. A core material is formed in the trenches to span laterally-between the at least one of the insulative nitride and the elemental-form boron. Structure independent of method is disclosed.
-
83.
公开(公告)号:US20230117100A1
公开(公告)日:2023-04-20
申请号:US18083991
申请日:2022-12-19
Applicant: Micron Technology, Inc.
Inventor: Darwin A. Clampitt , Shawn D. Lyonsmith , Matthew J. King , Lise M. Clampitt , John Hopkins , Kevin Y. Titus , Indra V. Chary , Martin Jared Barclay , Anilkumar Chandolu , Pavithra Natarajan , Roger W. Lindsay
IPC: H10B43/27 , H01L23/528 , H10B43/10 , H01L23/522 , H01L21/02 , H10B51/20 , H01L21/67
Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a first deck located over a substrate, and a second deck located over the first deck, and pillars extending through the first and second decks. The first deck includes first memory cells, first control gates associated with the first memory cells, and first conductive paths coupled to the first control gates. The second conductive paths include second conductive pads located on a first level of the apparatus over the substrate. The second deck includes second memory cells, second control gates associated with the second memory cells, and second conductive paths coupled to the second control gates. The second conductive paths include second conductive pads located on a second level of the apparatus. The first and second conductive pads having lengths in a direction perpendicular to a direction from the first deck to the second deck.
-
84.
公开(公告)号:US11532638B2
公开(公告)日:2022-12-20
申请号:US17008130
申请日:2020-08-31
Applicant: Micron Technology, Inc.
Inventor: Darwin A. Clampitt , Shawn D. Lyonsmith , Matthew J. King , Lisa M. Clampitt , John Hopkins , Kevin Y. Titus , Indra V. Chary , Martin Jared Barclay , Anilkumar Chandolu , Pavithra Natarajan , Roger W. Lindsay
IPC: H01L27/11582 , H01L23/528 , H01L27/11565 , H01L23/522 , H01L27/11597 , H01L21/02 , H01L21/67 , G11C16/04
Abstract: Some embodiments include apparatuses and methods of forming the apparatuses. One of the apparatuses includes a first deck located over a substrate, and a second deck located over the first deck, and pillars extending through the first and second decks. The first deck includes first memory cells, first control gates associated with the first memory cells, and first conductive paths coupled to the first control gates. The second conductive paths include second conductive pads located on a first level of the apparatus over the substrate. The second deck includes second memory cells, second control gates associated with the second memory cells, and second conductive paths coupled to the second control gates. The second conductive paths include second conductive pads located on a second level of the apparatus. The first and second conductive pads having lengths in a direction perpendicular to a direction from the first deck to the second deck.
-
公开(公告)号:US11527546B2
公开(公告)日:2022-12-13
申请号:US16943826
申请日:2020-07-30
Applicant: Micron Technology, Inc.
Inventor: Daniel Billingsley , Matthew J. King , Jordan D. Greenlee , Yongjun J. Hu , Tom George , Amritesh Rai , Sidhartha Gupta , Kyle A. Ritter
IPC: H01L27/11556 , H01L27/11573 , H01L27/11582 , H01L21/28 , H01L29/49 , H01L27/11529
Abstract: A microelectronic device comprises a stack structure comprising alternating conductive structures and insulative structures arranged in tiers, each of the tiers individually comprising a conductive structure and an insulative structure, strings of memory cells vertically extending through the stack structure, the strings of memory cells comprising a channel material vertically extending through the stack structure, and another stack structure vertically overlying the stack structure and comprising other tiers of alternating levels of other conductive structures and other insulative structures, the other conductive structures exhibiting a conductivity greater than a conductivity of the conductive structures of the stack structure. Related memory devices, electronic systems, and methods are also described.
-
86.
公开(公告)号:US20220216229A1
公开(公告)日:2022-07-07
申请号:US17141968
申请日:2021-01-05
Applicant: Micron Technology, Inc.
Inventor: Darwin A. Clampitt , John D. Hopkins , Matthew J. King , Roger W. Lindsay , Kevin Y. Titus
IPC: H01L27/11582 , H01L23/522 , H01L27/11556
Abstract: A microelectronic device includes a pair of stack structures. The pair comprises a lower stack structure and an upper stack structure overlying the lower stack structure. The lower stack structure and the upper stack structure each comprise a vertically alternating sequence of insulative structures and conductive structures arranged in tiers. A source region is vertically interposed between the lower stack structure and the upper stack structure. A first array of pillars extends through the upper stack structure, from proximate the source region toward a first drain region above the upper stack structure. A second array of pillars extend through the lower stack structure, from proximate the source region toward a second drain region below the lower stack structure. Additional microelectronic devices are also disclosed, as are related methods and electronic systems.
-
公开(公告)号:US11302710B2
公开(公告)日:2022-04-12
申请号:US16739332
申请日:2020-01-10
Applicant: Micron Technology, Inc.
Inventor: Darwin A. Clampitt , Matthew J. King , John D. Hopkins , M. Jared Barclay
IPC: H01L27/11582 , H01L27/11556 , H01L23/528 , H01L27/11565 , H01L27/11526 , H01L27/11519 , H01L27/11573 , H01L23/48
Abstract: Some embodiments include an integrated assembly having a base (e.g., a monocrystalline silicon wafer), and having memory cells over the base and along channel-material-pillars. A conductive structure is between the memory cells and the base. The channel-material-pillars are coupled with the conductive structure. A foundational structure extends into the base and projects upwardly to a level above the conductive structure. The foundational structure locks the conductive structure to the base to provide foundational support to the conductive structure.
-
公开(公告)号:US20220068955A1
公开(公告)日:2022-03-03
申请号:US17007951
申请日:2020-08-31
Applicant: Micron Technology, Inc.
Inventor: Matthew J. King , David A. Daycock , Yoshiaki Fukuzumi , Albert Fayrushin , Richard J. Hill , Chandra S. Tiwari , Jun Fujiki
IPC: H01L27/11582 , H01L21/762 , H01L29/06
Abstract: Microelectronic devices include a stack structure comprising a vertically alternating sequence of insulative structures and conductive structures arranged in tiers. A series of pillars extends through the stack structure. At least one isolation structure extends through an upper stack portion of the stack structure. The at least one isolation structure protrudes into pillars of neighboring columns of pillars of the series of pillars. Conductive contacts are in electrical communication with the pillars into which the at least one isolation structure protrudes. Related methods and electronic systems are also disclosed.
-
公开(公告)号:US20220037350A1
公开(公告)日:2022-02-03
申请号:US16943826
申请日:2020-07-30
Applicant: Micron Technology, Inc.
Inventor: Daniel Billingsley , Matthew J. King , Jordan D. Greenlee , Yongjun J. Hu , Tom George , Amritesh Rai , Sidhartha Gupta , Kyle A. Ritter
IPC: H01L27/11573 , H01L27/11582 , H01L27/11556 , H01L27/11529 , H01L29/49 , H01L21/28
Abstract: A microelectronic device comprises a stack structure comprising alternating conductive structures and insulative structures arranged in tiers, each of the tiers individually comprising a conductive structure and an insulative structure, strings of memory cells vertically extending through the stack structure, the strings of memory cells comprising a channel material vertically extending through the stack structure, and another stack structure vertically overlying the stack structure and comprising other tiers of alternating levels of other conductive structures and other insulative structures, the other conductive structures exhibiting a conductivity greater than a conductivity of the conductive structures of the stack structure. Related memory devices, electronic systems, and methods are also described.
-
公开(公告)号:US11177279B2
公开(公告)日:2021-11-16
申请号:US16876896
申请日:2020-05-18
Applicant: Micron Technology, Inc.
Inventor: Matthew J. King , Anilkumar Chandolu , Indra V. Chary , Darwin A. Clampitt , Gordon Haller , Thomas George , Brett D. Lowe , David A. Daycock
IPC: H01L27/115 , H01L27/11582 , H01L27/1157 , H01L27/11526 , H01L27/11556 , H01L27/11524 , H01L27/11573
Abstract: In an example, a method of forming a stacked memory array includes forming a stack of alternating first and second dielectrics, forming a termination structure through the stack, the termination structure comprising a dielectric liner around a conductor, forming a set of contacts concurrently with forming the termination structure, forming a third dielectric over an upper surface of the stack and an upper surface of the termination structure, forming a first opening through the third dielectric and the stack between first and second groups of semiconductor structures so that the first opening exposes an upper surface of the conductor, and removing the conductor from the termination structure to form a second opening lined with the dielectric liner. In some examples, the dielectric liner can include a rectangular or a triangular tab or a pair of prongs that can have a rectangular profile or that can be tapered.
-
-
-
-
-
-
-
-
-