Method of fabricating a semiconductor device
    6.
    发明授权
    Method of fabricating a semiconductor device 有权
    制造半导体器件的方法

    公开(公告)号:US07825031B2

    公开(公告)日:2010-11-02

    申请号:US11855809

    申请日:2007-09-14

    IPC分类号: H01L21/302

    摘要: The invention relates to a method of fabricating an integrated circuit, including the steps of providing at least one layer; performing a first implantation step, wherein particles are implanted into the layer under a first direction of incidence; performing a second implantation step, wherein particles are implanted into the layer under a second direction of incidence which is different from the first direction of incidence; performing a removal step, wherein the layer is partially removed depending on the local implant dose generated by the first and the second implantation step.

    摘要翻译: 本发明涉及一种制造集成电路的方法,包括提供至少一层的步骤; 执行第一注入步骤,其中在第一入射方向上将颗粒注入所述层中; 执行第二注入步骤,其中在与所述第一入射方向不同的第二入射方向上将颗粒注入所述层中; 执行去除步骤,其中根据由第一和第二植入步骤产生的局部植入剂量部分去除该层。

    DRAM cell array having vertical memory cells and methods for fabricating a DRAM cell array and a DRAM
    8.
    发明申请
    DRAM cell array having vertical memory cells and methods for fabricating a DRAM cell array and a DRAM 审中-公开
    具有垂直存储单元的DRAM单元阵列和用于制造DRAM单元阵列和DRAM的方法

    公开(公告)号:US20050088895A1

    公开(公告)日:2005-04-28

    申请号:US10897687

    申请日:2004-07-23

    IPC分类号: G11C11/34

    CPC分类号: H01L27/10841 H01L27/10867

    摘要: Memory cells having a cell capacitor and a cell transistor, which are arranged in a vertical cell structure, are provided in the cell array of a DRAM. By means of a deep implantation or a shallow implantation with subsequent epitaxial growth of silicon, a buried source/drain layer is formed, from which lower source/drain regions of the cell transistors emerge. The upper edge of the buried source/drain layer can be aligned with respect to a lower edge of a gate electrode of the cell transistor, which consequently results in a reduction of a gate/drain capacitance and also a leakage current between the gate electrode and the lower source/drain region. A gate conductor layer structure is applied and there are formed, from the gate conductor layer structure, in a controlled transistor array, gate electrode structures of control transistors and, in the cell array, a body connection structure for the connection of body regions of the cell transistors.

    摘要翻译: 在DRAM的单元阵列中设置具有单元电容器和单元晶体管的存储单元,其被布置在垂直单元结构中。 通过深度注入或随后的硅的外延生长的浅注入,形成掩埋源极/漏极层,电池晶体管的下部源极/漏极区域从该衬底源极/漏极层出现。 掩埋源极/漏极层的上边缘可以相对于单元晶体管的栅电极的下边缘对准,这因此导致栅极/漏​​极电容的减小以及栅电极和漏极电极之间的漏电流 较低的源极/漏极区域。 施加栅极导体层结构,并且从栅极导体层结构形成受控晶体管阵列,控制晶体管的栅极电极结构以及在单元阵列中形成用于连接主体区域的主体连接结构 单元晶体管。

    DRAM memory cell
    9.
    发明授权
    DRAM memory cell 失效
    DRAM存储单元

    公开(公告)号:US07368752B2

    公开(公告)日:2008-05-06

    申请号:US10839800

    申请日:2004-05-06

    摘要: A DRAM memory cell is provided with a selection transistor, which is arranged horizontally at a semiconductor substrate surface and has a first source/drain electrode, a second source/drain electrode, a channel layer arranged between the first and the second source/drain electrode in the semiconductor substrate, and a gate electrode, which is arranged along the channel layer and is electrically insulated from the channel layer, a storage capacitor, which has a first capacitor electrode and a second capacitor electrode, insulated from the first capacitor electrode, one of the capacitor electrodes of the storage capacitor being electrically conductively connected to one of the source/drain electrodes of the selection transistor, and a semiconductor substrate electrode on the rear side, the gate electrode enclosing the channel layer at at least two opposite sides.

    摘要翻译: DRAM存储单元设置有选择晶体管,该晶体管被水平地布置在半导体衬底表面处并且具有第一源极/漏极,第二源极/漏极,布置在第一和第二源极/漏极之间的沟道层 在所述半导体基板中,沿着所述沟道层配置并与所述沟道层电绝缘的栅电极具有与所述第一电容电极绝缘的第一电容电极和第二电容电极的保持电容器, 所述存储电容器的电容器电极与所述选择晶体管的源极/漏极之一导电地连接,并且在后侧具有半导体衬底电极,所述栅电极在至少两个相对的两侧包围所述沟道层。