Semiconductor package module
    2.
    发明授权
    Semiconductor package module 有权
    半导体封装模块

    公开(公告)号:US08395245B2

    公开(公告)日:2013-03-12

    申请号:US11953967

    申请日:2007-12-11

    IPC分类号: H01L23/495

    摘要: A semiconductor package module includes a circuit board including a board body having a receiving portion and conductive patterns formed on the board body; a semiconductor package received in the receiving portion and having conductive terminals electrically connected to the conductive patterns and an s semiconductor chip electrically connected to the conductive terminals; and a connection member electrically connecting the conductive patterns and the conductive terminals. In the present invention, after a receiving portion having a receiving space is formed in the board body of a circuit board and a semiconductor package is received in the receiving portion, and a connection terminal of the semiconductor package and a conductive pattern of the board body are electrically connected using a connection member, a plurality of semiconductor packages can be stacked in a single circuit board without increasing the thickness thereby significantly improving data storage capacity and data processing speed of the semiconductor package module.

    摘要翻译: 一种半导体封装模块,包括:电路板,包括具有接收部分的基板主体和形成在所述基板主体上的导电图案; 接收在所述接收部分中并且具有电连接到所述导电图案的导电端子和与所述导电端子电连接的半导体芯片的半导体封装; 以及电连接导电图案和导电端子的连接构件。 在本发明中,在电路基板的基板主体中形成具有接收空间的接收部分,并且在接收部分中接收半导体封装的接收部分,以及半导体封装的连接端子和板体的导电图案 使用连接构件电连接,多个半导体封装可以堆叠在单个电路板中而不增加厚度,从而显着提高半导体封装模块的数据存储容量和数据处理速度。

    Semiconductor package and method for manufacturing the same
    5.
    发明授权
    Semiconductor package and method for manufacturing the same 有权
    半导体封装及其制造方法

    公开(公告)号:US08049341B2

    公开(公告)日:2011-11-01

    申请号:US12244322

    申请日:2008-10-02

    IPC分类号: H01L23/52

    摘要: A stacked semiconductor package and a method for manufacturing the same are presented which exhibit a reduced electrical resistance and an increased junction force. The semiconductor package includes at least two semiconductor chips stacked upon each other. Each semiconductor chip has a plurality of bonding pads formed on upper surfaces and has via-holes. First wiring lines are located on the upper surfaces of the semiconductor chips, on the surfaces of the via-holes, and respectively connected onto their respective bonding pads. Second wiring lines are located on lower surfaces of the semiconductor chips and on the surfaces of the respective via-holes which connect to their respective first wiring lines. The semiconductor chips are stacked so that the first wiring lines on an upper surface of an upwardly positioned semiconductor chip are respectively joined with corresponding second wiring lines formed on a lower surface of a downwardly positioned semiconductor chip.

    摘要翻译: 本发明提供一种叠层半导体封装及其制造方法,其具有降低的电阻和增加的接合力。 半导体封装包括彼此堆叠的至少两个半导体芯片。 每个半导体芯片具有形成在上表面上并具有通孔的多个接合焊盘。 第一布线位于半导体芯片的上表面上,位于通孔的表面上,分别连接到它们各自的接合焊盘上。 第二布线位于半导体芯片的下表面和连接到它们各自的第一布线的相应通孔的表面上。 半导体芯片被堆叠,使得位于向上定位的半导体芯片的上表面上的第一布线分别与形成在向下定位的半导体芯片的下表面上的相应的第二布线接合。