Fabrication methods facilitating integration of different device architectures
    1.
    发明授权
    Fabrication methods facilitating integration of different device architectures 有权
    促进不同设备架构集成的制作方法

    公开(公告)号:US09570586B2

    公开(公告)日:2017-02-14

    申请号:US14084756

    申请日:2013-11-20

    Abstract: Circuit fabrication methods are provided which include, for example: providing one or more gate structures disposed over a substrate structure, the substrate structure including a first region and a second region; forming a plurality of U-shaped cavities extending into the substrate structure in the first region and the second region thereof, where at least one first cavity of the plurality of U-shaped cavities is disposed adjacent in one gate structure in the first region; and expanding the at least one first cavity further into the substrate structure to at least partially undercut the one gate structure, without expanding at least one second cavity of the plurality of U-shaped cavities, where forming the plurality of U-shaped cavities facilitates fabricating the circuit structure. In one embodiment, the circuit structure includes first and second transistors, having different device architectures, the first transistor having a higher mobility characteristic than the second transistor.

    Abstract translation: 提供了电路制造方法,其包括例如:提供设置在衬底结构上方的一个或多个栅极结构,所述衬底结构包括第一区域和第二区域; 在所述第一区域和所述第二区域中形成延伸到所述衬底结构中的多个U形空腔,其中所述多个U形空腔中的至少一个第一空腔邻近所述第一区域中的一个栅极结构设置; 以及将所述至少一个第一空腔进一步扩展到所述衬底结构中以至少部分地切割所述一个栅极结构,而不扩展所述多个U形空腔中的至少一个第二空腔,其中形成所述多个U形空腔有助于制造 电路结构。 在一个实施例中,电路结构包括具有不同器件结构的第一和第二晶体管,第一晶体管具有比第二晶体管更高的迁移率特性。

    Devices and methods of forming finFETs with self aligned fin formation
    3.
    发明授权
    Devices and methods of forming finFETs with self aligned fin formation 有权
    具有自对准翅片形成的finFET的器件和方法

    公开(公告)号:US09147696B2

    公开(公告)日:2015-09-29

    申请号:US14043243

    申请日:2013-10-01

    Abstract: Devices and methods for forming semiconductor devices with FinFETs are provided. One method includes, for instance: obtaining an intermediate semiconductor device with a substrate and at least one shallow trench isolation region; depositing a hard mask layer over the intermediate semiconductor device; etching the hard mask layer to form at least one fin hard mask; and depositing at least one sacrificial gate structure over the at least one fin hard mask and at least a portion of the substrate. One intermediate semiconductor device includes, for instance: a substrate with at least one shallow trench isolation region; at least one fin hard mask over the substrate; at least one sacrificial gate structure over the at least one fin hard mask; at least one spacer disposed on the at least one sacrificial gate structure; and at least one pFET region and at least one nFET region grown into the substrate.

    Abstract translation: 提供了用FinFET形成半导体器件的器件和方法。 一种方法包括例如:获得具有衬底和至少一个浅沟槽隔离区域的中间半导体器件; 在中间半导体器件上沉积硬掩模层; 蚀刻硬掩模层以形成至少一个翅片硬掩模; 以及在所述至少一个翅片硬掩模和所述基底的至少一部分上沉积至少一个牺牲栅极结构。 一个中间半导体器件包括例如:具有至少一个浅沟槽隔离区域的衬底; 在衬底上的至少一个翅片硬掩模; 至少一个翅片硬掩模上的至少一个牺牲栅极结构; 设置在所述至少一个牺牲栅极结构上的至少一个间隔物; 以及至少一个pFET区域和至少一个生长到衬底中的nFET区域。

    Fabrication of reverse shallow trench isolation structures with super-steep retrograde wells
    4.
    发明授权
    Fabrication of reverse shallow trench isolation structures with super-steep retrograde wells 有权
    具有超陡逆行井的反向浅沟槽隔离结构的制造

    公开(公告)号:US08815699B2

    公开(公告)日:2014-08-26

    申请号:US13670566

    申请日:2012-11-07

    Abstract: Generally, the present disclosure is directed to methods for forming reverse shallow trench isolation structures with super-steep retrograde wells for use with field effect transistor elements. One illustrative method disclosed herein includes performing a thermal oxidation process to form a layer of thermal oxide material on a semiconductor layer of a semiconductor substrate, and forming a plurality of openings in the layer of thermal oxide material to form a plurality of isolation regions from the layer of thermal oxide material, wherein each of the plurality of openings exposes a respective surface region of the semiconductor layer.

    Abstract translation: 通常,本公开涉及用于形成具有用于场效应晶体管元件的超陡逆向阱的反向浅沟槽隔离结构的方法。 本文公开的一种说明性方法包括进行热氧化工艺以在半导体衬底的半导体层上形成热氧化物层,并且在热氧化物材料层中形成多个开口以形成多个隔离区, 多层热氧化物材料,其中多个开口中的每一个露出半导体层的相应表面区域。

    FABRICATION OF REVERSE SHALLOW TRENCH ISOLATION STRUCTURES WITH SUPER-STEEP RETROGRADE WELLS
    5.
    发明申请
    FABRICATION OF REVERSE SHALLOW TRENCH ISOLATION STRUCTURES WITH SUPER-STEEP RETROGRADE WELLS 有权
    逆向切割隔离结构的制造与超级退化炉

    公开(公告)号:US20140124794A1

    公开(公告)日:2014-05-08

    申请号:US13670566

    申请日:2012-11-07

    Abstract: Generally, the present disclosure is directed to methods for forming reverse shallow trench isolation structures with super-steep retrograde wells for use with field effect transistor elements. One illustrative method disclosed herein includes performing a thermal oxidation process to form a layer of thermal oxide material on a semiconductor layer of a semiconductor substrate, and forming a plurality of openings in the layer of thermal oxide material to form a plurality of isolation regions from the layer of thermal oxide material, wherein each of the plurality of openings exposes a respective surface region of the semiconductor layer.

    Abstract translation: 通常,本公开涉及用于形成具有用于场效应晶体管元件的超陡逆向阱的反向浅沟槽隔离结构的方法。 本文公开的一种说明性方法包括进行热氧化工艺以在半导体衬底的半导体层上形成热氧化物层,并且在热氧化物材料层中形成多个开口以形成多个隔离区, 多层热氧化物材料,其中多个开口中的每一个露出半导体层的相应表面区域。

    Methods of removing fins so as to form isolation structures on products that include FinFET semiconductor devices
    7.
    发明授权
    Methods of removing fins so as to form isolation structures on products that include FinFET semiconductor devices 有权
    去除鳍片以便在包括FinFET半导体器件的产品上形成隔离结构的方法

    公开(公告)号:US09455198B1

    公开(公告)日:2016-09-27

    申请号:US14676034

    申请日:2015-04-01

    Abstract: One illustrative method disclosed herein includes, among other things, removing at least one, but not all, of a plurality of first features in a first patterned mask layer so as to define a modified first patterned masking layer, wherein removed first feature(s) correspond to a location where a final isolation structure will be formed, performing an etching process though the modified first patterned masking layer to form an initial isolation trench in the substrate, and performing another etching process through the modified first patterned mask layer to thereby define a plurality of fin-formation trenches in the substrate and to extend a depth of the initial isolation trench so as to define a final isolation trench for the final isolation structure.

    Abstract translation: 本文公开的一种说明性方法包括除去第一图案化掩模层中的多个第一特征中的至少一个但不是全部的,以便限定经修改的第一图案化掩模层,其中去除的第一特征 对应于将形成最终隔离结构的位置,通过经修改的第一图案化掩模层执行蚀刻工艺,以在衬底中形成初始隔离沟槽,以及通过修改的第一图案化掩模层执行另一蚀刻工艺,由此限定 在衬底中的多个翅片形成沟槽并且延伸初始隔离沟槽的深度,以便限定用于最终隔离结构的最终隔离沟槽。

    Modified, etch-resistant gate structure(s) facilitating circuit fabrication
    8.
    发明授权
    Modified, etch-resistant gate structure(s) facilitating circuit fabrication 有权
    改进的耐蚀刻栅极结构,有助于电路制造

    公开(公告)号:US09093561B2

    公开(公告)日:2015-07-28

    申请号:US14085906

    申请日:2013-11-21

    Abstract: Circuit fabrication methods are provided which include, for example: providing the circuit structure with at least one gate structure extending over a first region and a second region of a substrate structure, the at least one gate structure including a capping layer; and modifying an etch property of at least a portion of the capping layer of the at least one gate structure, where the modified etch property inhibits etching of the at least one gate structure during a first etch process facilitating fabrication of at least one first transistor in the first region and inhibits etching of the at least one gate structure during a second etch process facilitating fabrication of at least one second transistor in the second region.

    Abstract translation: 提供了电路制造方法,其包括例如:为电路结构提供在衬底结构的第一区域和第二区域上延伸的至少一个栅极结构,所述至少一个栅极结构包括封盖层; 以及修改所述至少一个栅极结构的覆盖层的至少一部分的蚀刻特性,其中所述修改的蚀刻性能在第一蚀刻工艺期间禁止蚀刻所述至少一个栅极结构,促进制造至少一个第一晶体管 所述第一区域并且在第二蚀刻工艺期间抑制所述至少一个栅极结构的蚀刻,促进在所述第二区域中制造至少一个第二晶体管。

    Fin-type transistor structures with extended embedded stress elements and fabrication methods
    9.
    发明授权
    Fin-type transistor structures with extended embedded stress elements and fabrication methods 有权
    具有扩展嵌入应力元件的鳍型晶体管结构和制造方法

    公开(公告)号:US09024368B1

    公开(公告)日:2015-05-05

    申请号:US14079757

    申请日:2013-11-14

    CPC classification number: H01L29/7848 H01L29/66795 H01L29/785

    Abstract: Fin-type transistor fabrication methods and structures are provided having extended embedded stress elements. The methods include, for example: providing a gate structure extending over a fin extending above a substrate; using isotropic etching and anisotropic etching to form an extended cavity within the fin, where the extended cavity in part undercuts the gate structure, and where the using of the isotropic etching and the anisotropic etching deepens the extended cavity into the fin below the undercut gate structure; and forming an embedded stress element at least partially within the extended cavity, including below the gate structure.

    Abstract translation: 鳍型晶体管制造方法和结构被提供具有延伸的嵌入应力元件。 所述方法包括例如:提供在衬底上延伸的翅片上延伸的栅极结构; 使用各向同性蚀刻和各向异性蚀刻在翅片内形成延伸空腔,其中延伸空腔部分地削弱了栅极结构,并且其中使用各向同性蚀刻和各向异性蚀刻将扩展腔加深到底切栅结构下方的翅片 ; 以及至少部分地在所述延伸空腔内形成嵌入的应力元件,包括在所述栅极结构下方。

Patent Agency Ranking