Semiconductor package
    1.
    发明授权

    公开(公告)号:US12288743B2

    公开(公告)日:2025-04-29

    申请号:US17655573

    申请日:2022-03-21

    Abstract: A semiconductor package includes a lower substrate that includes a lower wiring layer; a semiconductor chip disposed on the lower substrate, and an upper substrate disposed on the semiconductor chip. The upper substrate includes a lower surface that faces the semiconductor chip, an upper wiring layer, and a plurality of protruding structures disposed below the lower surface. The lower surface of the upper substrate includes a cavity region that overlaps the semiconductor chip in a first direction, and a plurality of channel regions that extend from the cavity region to an edge of the upper substrate. The cavity region and the plurality of channel regions are defined by the plurality of protruding structures.

    SEMICONDUCTOR PACKAGE
    2.
    发明公开

    公开(公告)号:US20230411259A1

    公开(公告)日:2023-12-21

    申请号:US18110994

    申请日:2023-02-17

    Abstract: A semiconductor package includes: a lower substrate; a semiconductor chip disposed on the lower substrate; an upper substrate disposed on the semiconductor chip, having a lower surface facing the semiconductor chip, and including step structures disposed below the lower surface; a connection structure disposed around the semiconductor chip and connecting the lower substrate to the upper substrate; and an encapsulant filling a space between the lower substrate and the upper substrate and sealing at least a portion of each of the semiconductor chip and the connection structure. The lower surface of the upper substrate has a first surface portion on which the step structures are disposed and a second surface portion having a step with respect to the lower surface of the step structures, and the second surface portion extends between opposite edges of the upper substrate.

    INTERPOSER AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME

    公开(公告)号:US20210320042A1

    公开(公告)日:2021-10-14

    申请号:US17098748

    申请日:2020-11-16

    Abstract: A semiconductor package is provided. The semiconductor package includes: a first package substrate; a first semiconductor chip on the first package substrate; an interposer substrate including a lower surface facing the first package substrate, an upper surface opposite to the lower surface, and an upper conductive pad in the upper surface of the interposer substrate; a first dam structure on the upper surface of the interposer substrate and extending along an edge of the upper conductive pad; a first molding layer in contact with the lower and upper surfaces of the interposer substrate and with an outer wall of the first dam structure; and a conductive connector in contact with an inner wall of the at least one first dam structure and with the upper conductive pad.

    Semiconductor package
    4.
    发明授权

    公开(公告)号:US11101243B2

    公开(公告)日:2021-08-24

    申请号:US16680657

    申请日:2019-11-12

    Abstract: A semiconductor package including a circuit substrate including a plurality of interconnections; a first chip on the circuit substrate; a second chip stacked on the first chip; a plurality of first pads on the circuit substrate, the plurality of first pads overlapping the first chip; a plurality of bumps between the circuit substrate and the first chip; a plurality of second pads on an edge portion of a first side of the circuit substrate, the plurality of second pads electrically connected to the second chip through a conductive wire; an underfill that fills a space between the circuit substrate and the first chip; and a first dam on the circuit substrate, the first dam overlapping the first chip. The first dam includes a conductive material and overlaps at least one of the plurality of interconnections.

    Semiconductor package
    7.
    发明授权

    公开(公告)号:US11581266B2

    公开(公告)日:2023-02-14

    申请号:US17212035

    申请日:2021-03-25

    Abstract: A semiconductor package including a substrate including at least one ground pad and a ground pattern; a semiconductor chip on the substrate; and a shield layer on the substrate and covering the semiconductor chip, wherein the shield layer extends onto a bottom surface of the substrate and includes an opening region on the bottom surface of the substrate, a bottom surface of the at least one ground pad is at the bottom surface of the substrate, a side surface of the ground pattern is at a side surface of the substrate, and the shield layer on the bottom surface of the substrate is in contact with the bottom surface of the at least one ground pad and in contact with the side surface of the ground pattern.

    SEMICONDUCTOR PACKAGE
    10.
    发明申请

    公开(公告)号:US20250014963A1

    公开(公告)日:2025-01-09

    申请号:US18763599

    申请日:2024-07-03

    Abstract: A semiconductor package includes a substrate, a first semiconductor chip on the substrate, a heat-dissipating structure on the first semiconductor chip, an adhesive layer between the first semiconductor chip and the heat-dissipating structure, a second semiconductor chip on the heat-dissipating structure, a molding film on the substrate and covering at least portions of the first semiconductor chip, the heat-dissipating structure, and the second semiconductor chip, and a shield layer on an upper surface and sidewalls of the molding film, wherein the shield layer includes a first portion extending into a first hole and contacting an upper surface of the first semiconductor chip, and the first hole may penetrate the molding film, the heat-dissipating structure, and the adhesive layer.

Patent Agency Ranking