-
公开(公告)号:US12300593B2
公开(公告)日:2025-05-13
申请号:US18360169
申请日:2023-07-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Tsai , Yi-Wei Chiu , Hung Jui Chang , Li-Te Hsu
IPC: H01L21/768 , H01L23/498
Abstract: A dielectric layer is formed over a substrate, an anti-reflective layer is formed over the dielectric layer, and a first hardmask is formed over the anti-reflective layer. A via opening and a trench opening are formed within the dielectric layer using the anti-reflective layer and the first hardmask as masking materials. After the formation of the trench opening and the via opening, the first hardmask is removed. An interconnect is formed within the openings, and the interconnect has a via with a profile angle of between about 70° and about 80° and a depth ratio of between about 65% and about 70%.
-
公开(公告)号:US20240363409A1
公开(公告)日:2024-10-31
申请号:US18771313
申请日:2024-07-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Sheng Wang , Chi-Cheng Hung , Chen-Yuan Kao , Yi-Wei Chiu , Liang-Yueh Ou Yang , Yueh-Ching Pai
IPC: H01L21/768 , H01L21/285 , H01L21/288 , H01L23/485 , H01L29/417 , H01L29/66 , H01L29/78
CPC classification number: H01L21/76895 , H01L21/2885 , H01L21/76829 , H01L21/76831 , H01L21/7684 , H01L21/76849 , H01L21/76874 , H01L21/76877 , H01L21/76879 , H01L21/76883 , H01L29/41775 , H01L29/66477 , H01L29/665 , H01L29/66553 , H01L29/78 , H01L29/7833 , H01L21/28518 , H01L21/76843 , H01L21/76855 , H01L21/76873 , H01L23/485
Abstract: A method includes forming an ILD to cover a gate stack of a transistor. The ILD and the gate stack are parts of a wafer. The ILD is etched to form a contact opening, and a source/drain region of the transistor or a gate electrode in the gate stack is exposed through the contact opening. A conductive capping layer is formed to extend into the contact opening. A metal-containing material is plated on the conductive capping layer in a plating solution using electrochemical plating. The metal-containing material has a portion filling the contact opening. The plating solution has a sulfur content lower than about 100 ppm. A planarization is performed on the wafer to remove excess portions of the metal-containing material. A remaining portion of the metal-containing material and a remaining portion of the conductive capping layer in combination form a contact plug.
-
公开(公告)号:US12080547B2
公开(公告)日:2024-09-03
申请号:US17350792
申请日:2021-06-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Joung-Wei Liou , Yu Lun Ke , Yi-Wei Chiu
IPC: H01L21/02 , H01L21/768
CPC classification number: H01L21/02164 , H01L21/02205 , H01L21/02211 , H01L21/0228 , H01L21/76802 , H01L21/76877
Abstract: Methods to form low-k dielectric materials for use as intermetal dielectrics in multilevel interconnect systems, along with their chemical and physical properties, are provided. The deposition techniques described include PECVD, PEALD, and ALD processes where the precursors such as TEOS and MDEOS may provide the requisite O-atoms and O2 gas may not be used as one of the reactants. The deposition techniques described further include PECVD, PEALD, and ALD processes where O2 gas may be used and, along with the O2 gas, precursors containing embedded Si—O—Si bonds, such as (CH3O)3—Si—O—Si—(CH3O)3) and (CH3)3—Si—O—Si—(CH3)3 may be used.
-
公开(公告)号:US20240021230A1
公开(公告)日:2024-01-18
申请号:US18366779
申请日:2023-08-08
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Bo-Jhih Shen , Kuang-I Liu , Joung-Wei Liou , Jinn-Kwei Liang , Yi-Wei Chiu , Chin-Hsing Lin , Li-Te Hsu , Han-Ting Tsai , Cheng-Yi Wu , Shih-Ho Lin
CPC classification number: G11C11/161 , H10B61/00 , H10N50/01 , H10N50/10 , H10N50/85 , G11C2211/5615 , G11B5/3909
Abstract: A semiconductor device and a method of forming the same are provided. The method includes forming a bottom electrode layer over a substrate. A magnetic tunnel junction (MTJ) layers are formed over the bottom electrode layer. A top electrode layer is formed over the MTJ layers. The top electrode layer is patterned. After patterning the top electrode layer, one or more process cycles are performed on the MTJ layers and the bottom electrode layer. A patterned top electrode layer, patterned MTJ layers and a patterned bottom electrode layer form MTJ structures. Each of the one or more process cycles includes performing an etching process on the MTJ layers and the bottom electrode layer for a first duration and performing a magnetic treatment on the MTJ layers and the bottom electrode layer for a second duration.
-
公开(公告)号:US20230207665A1
公开(公告)日:2023-06-29
申请号:US18178660
申请日:2023-03-06
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Teng Liao , Chia-Cheng Tai , Tzu-Chan Weng , Yi-Wei Chiu , Chih Hsuan Cheng
IPC: H01L29/66 , H01L21/3213 , H01L29/78 , H01L21/8234 , H01L29/423
CPC classification number: H01L29/66545 , H01L21/32136 , H01L21/32137 , H01L21/823431 , H01L29/785 , H01L29/7851 , H01L29/42316 , H01L29/66795
Abstract: A method includes forming a semiconductor fin extending a first height above a substrate, forming a dummy dielectric material over the semiconductor fin and over the substrate, forming a dummy gate material over the dummy dielectric material, the dummy gate material extending a second height above the substrate, etching the dummy gate material using multiple etching processes to form a dummy gate stack, wherein each etching process of the multiple etching processes is a different etching process, wherein the dummy gate stack has a first width at the first height, and wherein the dummy gate stack has a second width at the second height that is different from the first width.
-
公开(公告)号:US20220367664A1
公开(公告)日:2022-11-17
申请号:US17814175
申请日:2022-07-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Chun Chen , Tsung Fan Yin , Li-Te Hsu , Ying Ting Hsia , Yi-Wei Chiu
Abstract: A method of forming a gate structure includes forming an opening through an insulating layer and forming a first work function metal layer in the opening. The method also includes recessing the first work function metal layer into the opening to form a recessed first work function metal layer, and forming a second work function metal layer in the opening and over the first work function metal layer. The second work function metal layer lines and overhangs the recessed first work function metal layer.
-
公开(公告)号:US11430694B2
公开(公告)日:2022-08-30
申请号:US17087058
申请日:2020-11-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Tsai , Yi-Wei Chiu , Li-Te Hsu
IPC: H01L21/28 , H01L29/08 , H01L21/768 , H01L29/66 , H01L29/78 , H01L29/49 , H01L23/535 , H01L23/532 , H01L29/417 , H01L29/51
Abstract: A method includes forming a transistor, which includes forming a gate dielectric on a semiconductor region, forming a gate electrode over the gate dielectric, and forming a source/drain region extending into the semiconductor region. The method further includes forming a source/drain contact plug over and electrically coupling to the source/drain region, and forming a gate contact plug over and in contact with the gate electrode. At least one of the forming the gate electrode, the forming the source/drain contact plug, and the forming the gate contact plug includes forming a metal nitride barrier layer, and depositing a metal-containing layer over and in contact with the metal nitride barrier layer. The metal-containing layer includes at least one of a cobalt layer and a metal silicide layer.
-
公开(公告)号:US20210280464A1
公开(公告)日:2021-09-09
申请号:US17325608
申请日:2021-05-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Tsai , Yi-Wei Chiu , Li-Te Hsu
IPC: H01L21/768 , H01L29/66 , H01L21/28 , H01L29/78 , H01L29/08 , H01L29/49 , H01L23/535 , H01L23/532 , H01L29/417
Abstract: A method includes forming a transistor, which includes forming a gate dielectric on a semiconductor region, forming a gate electrode over the gate dielectric, and forming a source/drain region extending into the semiconductor region. The method further includes forming a source/drain contact plug over and electrically coupling to the source/drain region, and forming a gate contact plug over and in contact with the gate electrode. At least one of the forming the gate electrode, the forming the source/drain contact plug, and the forming the gate contact plug includes forming a metal nitride barrier layer, and depositing a metal-containing layer over and in contact with the metal nitride barrier layer. The metal-containing layer includes at least one of a cobalt layer and a metal silicide layer.
-
公开(公告)号:US20210257285A1
公开(公告)日:2021-08-19
申请号:US17306319
申请日:2021-05-03
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Tsai , Yi-Wei Chiu , Hung Jui Chang , Li-Te Hsu
IPC: H01L23/498 , H01L21/768
Abstract: A dielectric layer is formed over a substrate, an anti-reflective layer is formed over the dielectric layer, and a first hardmask is formed over the anti-reflective layer. A via opening and a trench opening are formed within the dielectric layer using the anti-reflective layer and the first hardmask as masking materials. After the formation of the trench opening and the via opening, the first hardmask is removed. An interconnect is formed within the openings, and the interconnect has a via with a profile angle of between about 70° and about 80° and a depth ratio of between about 65% and about 70%.
-
公开(公告)号:US20210193832A1
公开(公告)日:2021-06-24
申请号:US17195146
申请日:2021-03-08
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Xi-Zong Chen , Te-Chih Hsiung , Cha-Hsin Chao , Yi-Wei Chiu
IPC: H01L29/78 , H01L21/768 , H01L21/3105 , H01L21/321 , H01L21/311 , H01L21/027 , H01L29/66 , H01L29/08 , H01L23/535 , H01L21/8234 , H01L21/8238 , H01L21/84
Abstract: A finFET device and a method of forming are provided. The device includes a transistor comprising a gate electrode and a first source/drain region next to the gate electrode, the gate electrode being disposed over a first substrate. The device also includes a first dielectric layer extending along the first source/drain region, and a second dielectric layer overlying the first dielectric layer. The device also includes a contact disposed in the first dielectric layer and in the second dielectric layer, the contact contacting the gate electrode and the first source/drain region. A first portion of the first dielectric layer extends between the contact and the gate electrode. The contact extends along a sidewall of the first portion of the first dielectric layer and a first surface of the first portion of the first dielectric layer, the first surface of the first portion being farthest from the first substrate.
-
-
-
-
-
-
-
-
-