Memory Error Detection
    105.
    发明申请
    Memory Error Detection 有权
    内存错误检测

    公开(公告)号:US20160011933A1

    公开(公告)日:2016-01-14

    申请号:US14864500

    申请日:2015-09-24

    Applicant: Rambus Inc.

    Abstract: Systems and methods are provided for detecting and correcting address errors in a memory system. In the memory system, a memory device generates an error-detection code based on an address transmitted via an address bus and transmits the error-detection code to a memory controller. The memory controller transmits an error indication to the memory device in response to the error-detection code. The error indication causes the memory device to remove the received address and prevent a memory operation

    Abstract translation: 提供了用于检测和校正存储器系统中的地址错误的系统和方法。 在存储器系统中,存储器件基于通过地址总线发送的地址生成错误检测码,并将错误检测码发送到存储器控制器。 存储器控制器响应于错误检测码向存储器件发送错误指示。 错误指示使存储器件移除接收的地址并防止存储器操作

    MEMORY COMPONENT WITH PATTERN REGISTER CIRCUITRY TO PROVIDE DATA PATTERNS FOR CALIBRATION
    106.
    发明申请
    MEMORY COMPONENT WITH PATTERN REGISTER CIRCUITRY TO PROVIDE DATA PATTERNS FOR CALIBRATION 有权
    具有模式寄存器电路的存储器组件提供用于校准的数据模式

    公开(公告)号:US20150286408A1

    公开(公告)日:2015-10-08

    申请号:US14745746

    申请日:2015-06-22

    Applicant: Rambus Inc.

    Abstract: A memory component includes a memory core comprising dynamic random access memory (DRAM) storage cells and a first circuit to receive external commands. The external commands include a read command that specifies transmitting data accessed from the memory core. The memory component also includes a second circuit to transmit data onto an external bus in response to a read command and pattern register circuitry operable during calibration to provide at least a first data pattern and a second data pattern. During the calibration, a selected one of the first data pattern and the second data pattern is transmitted by the second circuit onto the external bus in response to a read command received during the calibration. Further, at least one of the first and second data patterns is written to the pattern register circuitry in response to a write command received during the calibration.

    Abstract translation: 存储器组件包括包含动态随机存取存储器(DRAM)存储单元的存储器核心和用于接收外部命令的第一电路。 外部命令包括指定发送从存储器核心访问的数据的读取命令。 存储器组件还包括响应于读取命令和在校准期间可操作以提供至少第一数据模式和第二数据模式的读取命令和模式寄存器电路将数据发送到外部总线的第二电路。 在校准期间,第一数据模式和第二数据模式中的所选择的一个被响应于在校准期间接收到的读命令,被第二电路发送到外部总线上。 此外,响应于在校准期间接收到的写入命令,第一和第二数据模式中的至少一个被写入模式寄存器电路。

    COMMUNICATION CHANNEL CALIBRATION FOR DRIFT CONDITIONS
    108.
    发明申请
    COMMUNICATION CHANNEL CALIBRATION FOR DRIFT CONDITIONS 有权
    通信通道校准条件

    公开(公告)号:US20150229468A1

    公开(公告)日:2015-08-13

    申请号:US14695597

    申请日:2015-04-24

    Applicant: Rambus Inc.

    Abstract: A method and system provides for execution of calibration cycles from time to time during normal operation of the communication channel. A calibration cycle includes de-coupling the normal data source from the transmitter and supplying a calibration pattern in its place. The calibration pattern is received from the communication link using the receiver on the second component. A calibrated value of a parameter of the communication channel is determined in response to the received calibration pattern. The steps involved in calibration cycles can be reordered to account for utilization patterns of the communication channel. For bidirectional links, calibration cycles are executed which include the step of storing received calibration patterns on the second component, and retransmitting such calibration patterns back to the first component for use in adjusting parameters of the channel at first component.

    Abstract translation: 方法和系统提供在通信信道的正常操作期间不时地执行校准周期。 校准周期包括将来自发射机的正常数据源解耦,并在其位置提供校准模式。 使用第二组件上的接收器从通信链路接收校准模式。 响应于所接收的校准模式来确定通信信道的参数的校准值。 校准周期中涉及的步骤可以重新排序以考虑通信信道的利用模式。 对于双向链路,执行校准周期,其包括将接收到的校准模式存储在第二组件上的步骤,并将这些校准模式重新发送回第一组件,以用于调整第一组件上的通道的参数。

Patent Agency Ranking