Dimension-controlled via formation processing
    21.
    发明授权
    Dimension-controlled via formation processing 有权
    尺寸控制通过形成处理

    公开(公告)号:US09305832B2

    公开(公告)日:2016-04-05

    申请号:US14315659

    申请日:2014-06-26

    Abstract: Methods are provided for dimension-controlled via formation over a circuit structure, including over multiple adjacent conductive structures. The method(s) includes, for instance, providing a patterned multi-layer stack structure above the circuit structure, the stack structure including at least one layer, and a pattern transfer layer above the at least one layer, the pattern transfer layer being patterned with at least one via opening; providing a sidewall spacer layer within the at least one via opening to form at least one dimension-controlled via opening; and etching through the at least one layer of the stack structure using the at least one dimension-controlled via opening to facilitate providing the via(s) over the circuit structure. In one implementation, the stack structure includes a trench-opening within a patterned hard mask layer disposed between a dielectric layer and a planarization layer, and the via(s) is partially self-aligned to the trench.

    Abstract translation: 提供了用于在电路结构上的尺寸控制的通孔形成的方法,包括在多个相邻的导电结构上。 所述方法包括例如在电路结构之上提供图案化的多层堆叠结构,所述堆叠结构包括至少一层,以及在所述至少一层上方的图案转移层,所述图案转移层被图案化 至少有一个通孔; 在所述至少一个通孔开口内提供侧壁间隔层,以形成至少一个尺寸控制的通孔开口; 以及使用所述至少一个尺寸控制的通孔开口蚀刻穿过所述堆叠结构的所述至少一个层,以便于在所述电路结构上提供通孔。 在一个实施方案中,堆叠结构包括设置在电介质层和平坦化层之间的图案化硬掩模层内的沟槽开口,并且通孔部分地自对准沟槽。

    PLANAR METROLOGY PAD ADJACENT A SET OF FINS IN A FIN FIELD EFFECT TRANSISTOR DEVICE
    24.
    发明申请
    PLANAR METROLOGY PAD ADJACENT A SET OF FINS IN A FIN FIELD EFFECT TRANSISTOR DEVICE 审中-公开
    平面计量垫附件在场效应晶体管器件中的一组FINS

    公开(公告)号:US20150348913A1

    公开(公告)日:2015-12-03

    申请号:US14818039

    申请日:2015-08-04

    Abstract: Approaches for providing a planar metrology pad adjacent a set of fins of a fin field effect transistor (FinFET) device are disclosed. A previously deposited amorphous carbon layer can be removed from over a mandrel that has been previously formed on a subset of a substrate, such as using a photoresist. A pad hardmask can be formed over the mandrel on the subset of the substrate. This formation results in the subset of the substrate having the pad hardmask covering the mandrel thereon and the remainder of the substrate having the amorphous carbon layer covering the mandrel thereon. This amorphous carbon layer can be removed from over the mandrel on the remainder of the substrate, allowing a set of fins to be formed therein while the amorphous carbon layer keeps the set of fins from being formed in the portion of the substrate that it covers.

    Abstract translation: 公开了一种用于提供与翅片场效应晶体管(FinFET)器件的一组翅片相邻的平面计量垫的方法。 先前沉积的非晶碳层可以从预先形成在基底的子集上的心轴上去除,例如使用光致抗蚀剂。 衬垫硬掩模可以在衬底的子集上的心轴上形成。 这种形成导致衬底的子集具有覆盖其上的心轴的衬垫硬掩模,并且具有覆盖其上的心轴的无定形碳层的衬底的其余部分。 该无定形碳层可以在基体的其余部分上从心轴上除去,允许在其中形成一组翅片,而无定形碳层保持该组翅片不会形成在其所覆盖的基底部分中。

    PARTIALLY CRYSTALLIZED FIN HARD MASK FOR FIN FIELD-EFFECT-TRANSISTOR (FINFET) DEVICE
    27.
    发明申请
    PARTIALLY CRYSTALLIZED FIN HARD MASK FOR FIN FIELD-EFFECT-TRANSISTOR (FINFET) DEVICE 审中-公开
    FIN场效应晶体管(FINFET)器件的部分晶体结构硬掩模

    公开(公告)号:US20150270175A1

    公开(公告)日:2015-09-24

    申请号:US14219059

    申请日:2014-03-19

    Abstract: Provided herein are approaches for forming a fin field-effect-transistor (FinFET) device using a partially crystallized fin hard mask. Specifically, a hard mask is patterned over a substrate, and the FinFET device is annealed to form a set of crystallized hard mask elements adjacent a set of non-crystallized hard mask elements. A masking structure is provided over a first section of the patterned hard mask to prevent the set of non-crystallized hard mask elements from being crystallized during the anneal. During a subsequent fin cut process, the non-crystallized mask elements are removed, while crystallized mask elements remain. A set of fins is then formed in the FinFET device according to the location(s) of the crystallized mask elements.

    Abstract translation: 本文提供了使用部分结晶的翅片硬掩模形成鳍状场效应晶体管(FinFET)器件的方法。 具体地说,将硬掩模图案化在衬底上,并且FinFET器件被退火以形成与一组非结晶硬掩模元件相邻的一组结晶的硬掩模元件。 在图案化的硬掩模的第一部分上提供掩模结构,以防止在退火期间该组非结晶硬掩模元件结晶。 在随后的翅片切割过程中,除去未结晶的掩模元件,同时保留结晶的掩模元件。 然后根据结晶化掩模元件的位置在FinFET器件中形成一组翅片。

    Circuit structures and methods of fabrication with enhanced contact via electrical connection
    28.
    发明授权
    Circuit structures and methods of fabrication with enhanced contact via electrical connection 有权
    电路结构和通过电气连接增强接触的制造方法

    公开(公告)号:US08907496B1

    公开(公告)日:2014-12-09

    申请号:US13909301

    申请日:2013-06-04

    CPC classification number: H01L23/5226 H01L23/481 H01L2924/0002 H01L2924/00

    Abstract: Circuit structures and methods of fabrication are provided with enhanced electrical connection between, for instance, a first metal level and a contact surface of a conductive structure. Enhanced electrical connection is achieved using a plurality of contact vias which are differently-sized, and disposed over and electrically coupled to the contact surface. The differently-sized contact vias include at least one center region contact via disposed over a center region of the contact surface, and at least one peripheral region contact via disposed over a peripheral region of the contact surface, where the at least one center region contact via is larger than the at least one peripheral region contact via.

    Abstract translation: 电路结构和制造方法在例如第一金属水平和导电结​​构的接触表面之间提供增强的电连接。 使用多个不同尺寸的接触通孔实现增强的电连接,并且设置在接触表面上并电耦合到接触表面。 不同尺寸的接触通孔包括设置在接触表面的中心区域上的至少一个中心区域接触孔,以及设置在接触表面的周边区域上的至少一个周边区域接触孔,其中该至少一个中心区域接触 通孔大于至少一个周边区域接触通孔。

Patent Agency Ranking