Chip package and method for forming the same

    公开(公告)号:US10424540B2

    公开(公告)日:2019-09-24

    申请号:US15724058

    申请日:2017-10-03

    Applicant: XINTEC INC.

    Abstract: A chip package including a substrate having an upper surface, a lower surface, and a sidewall surface that is at the edge of the substrate is provided. The substrate includes a sensor device therein and adjacent to the upper surface thereof. The chip package further includes light-shielding layer disposed over the sidewall surface of the substrate and extends along the edge of the substrate to surround the sensor device. The chip package further includes a cover plate disposed over the upper surface of the substrate and a spacer layer disposed between the substrate and the cover plate. A method of forming the chip package is also provided.

    Chip package
    24.
    发明授权
    Chip package 有权
    芯片封装

    公开(公告)号:US08803326B2

    公开(公告)日:2014-08-12

    申请号:US13678507

    申请日:2012-11-15

    Applicant: Xintec Inc.

    Abstract: A chip package includes: a substrate having a first surface, a second surface, and a side surface connecting the first and the second surfaces; a dielectric layer located on the first surface; conducting pads comprising a first and a second conducting pads located in the dielectric layer; openings extending from the second surface towards the first surface and correspondingly exposing the conducting pads, wherein a first opening of the openings and a second opening of the openings next to the first opening respectively expose the first and the second conducting pads and extend along a direction intersecting the side surface of the substrate to respectively extend beyond the first and the second conducting pads; and a first and a second wire layers located on the second surface and extending into the first the second openings to electrically contact with the first and the second conducting pads, respectively.

    Abstract translation: 芯片封装包括:具有第一表面,第二表面和连接第一和第二表面的侧表面的基板; 位于所述第一表面上的电介质层; 导电焊盘,包括位于介电层中的第一和第二导电焊盘; 开口从第二表面延伸到第一表面并相应地暴露导电垫,其中开口的第一开口和与第一开口相邻的开口的第二开口分别露出第一和第二导电垫,并沿着方向 与衬底的侧表面相交,分别延伸超过第一和第二导电焊盘; 以及位于第二表面上并分别延伸到第一个第二开口中以分别与第一和第二导电垫电接触的第一和第二导线层。

    Chip package and manufacturing method thereof

    公开(公告)号:US10714528B2

    公开(公告)日:2020-07-14

    申请号:US16178483

    申请日:2018-11-01

    Applicant: XINTEC INC.

    Abstract: A chip package includes a chip structure, a molding material, a conductive layer, a redistribution layer, and a passivation layer. The chip structure has a front surface, a rear surface, a sidewall, a sensing area, and a conductive pad. The molding material covers the rear surface and the sidewall. The conductive layer extends form the conductive pad to the molding material located on the sidewall. The redistribution layer extends form the molding material that is located on the rear surface to the molding material that is located on the sidewall. The redistribution layer is in electrical contact with an end of the conductive layer facing away from the conductive pad. The passivation layer is located on the molding material and the redistribution layer. The passivation layer has an opening, and a portion of the redistribution layer is located in the opening.

    Sensing chip package and a manufacturing method thereof

    公开(公告)号:US09887229B2

    公开(公告)日:2018-02-06

    申请号:US15226327

    申请日:2016-08-02

    Applicant: XINTEC INC.

    Abstract: This present invention provides a method of manufacturing a chip scale sensing chip package, comprising the steps of: providing a sensing device wafer having a first top surface and a first bottom surface opposite to each other, whereby the sensing device wafer comprises a plurality of chip areas, and each of the chip areas comprising a sensing device and a plurality of conductive pads adjacent to the sensing chip nearby the first top surface; providing a cap wafer having a second top surface and a second bottom surface opposite to each other, and bonding the second surface of the cap wafer to the first top surface of the sensing device wafer by sandwiching a first adhesive layer therebetween; providing a temporary carrier substrate, and bonding the temporary carrier substrate to the second top surface of the cap wafer by sandwiching a second adhesive layer therebetween; forming a wiring layer connecting to each of the conductive pads on the first bottom surface of the sensing device wafer; providing a first protective layer on the wiring layer; removing the temporary carrier substrate and the second adhesive layer; forming a second protective layer on the second top surface; removing the first protective layer; scribing the chip areas to generate a plurality of individual chip scale sensing chip package; and removing the second protective layer.

Patent Agency Ranking