-
301.
公开(公告)号:US20180190483A1
公开(公告)日:2018-07-05
申请号:US15652413
申请日:2017-07-18
Applicant: GLOBALFOUNDRIES INC.
Inventor: Alexander Reznicek , Dominic J. Schepis , Kangguo Cheng , Bruce B. Doris , Pouya Hashemi
IPC: H01L21/02 , H01L27/092 , H01L29/06 , H01L29/78 , H01L29/66 , H01L21/31 , H01L21/311 , H01L29/165 , H01L29/10 , H01L21/762 , H01L21/8234
CPC classification number: H01L21/02647 , H01L21/0237 , H01L21/0243 , H01L21/0245 , H01L21/02532 , H01L21/02538 , H01L21/02639 , H01L21/31 , H01L21/311 , H01L21/76224 , H01L21/823431 , H01L27/0924 , H01L29/0649 , H01L29/0657 , H01L29/1054 , H01L29/165 , H01L29/66446 , H01L29/66795 , H01L29/785
Abstract: One aspect of the disclosure relates to a method of forming a semiconductor structure. The method may include: forming a set of openings within a substrate; forming an insulator layer within each opening in the set of openings; recessing the substrate between adjacent openings containing the insulator layer in the set of openings to form a set of insulator pillars on the substrate; forming sigma cavities within the recessed substrate between adjacent insulator pillars in the set of insulator pillars; and filling the sigma cavities with a semiconductor material over the recessed substrate between adjacent insulator pillars.
-
公开(公告)号:US10008415B2
公开(公告)日:2018-06-26
申请号:US15419346
申请日:2017-01-30
Inventor: Xiuyu Cai , Kangguo Cheng , Johnathan E. Faltermeier , Ali Khakifirooz , Theodorus E. Standaert , Ruilong Xie
IPC: H01L21/84 , H01L29/78 , H01L21/8234 , H01L21/311 , H01L27/088 , H01L29/08 , H01L29/417 , H01L29/66
CPC classification number: H01L21/823437 , H01L21/31111 , H01L21/823418 , H01L21/823431 , H01L21/823468 , H01L21/845 , H01L27/088 , H01L27/0886 , H01L29/0847 , H01L29/41783 , H01L29/665 , H01L29/66795 , H01L29/785
Abstract: A gate structure straddling a plurality of semiconductor material portions is formed. Source regions and drain regions are formed in the plurality of semiconductor material portions, and a gate spacer laterally surrounding the gate structure is formed. Epitaxial active regions are formed from the source and drain regions by a selective epitaxy process. The assembly of the gate structure and the gate spacer is cut into multiple portions employing a cut mask and an etch to form multiple gate assemblies. Each gate assembly includes a gate structure portion and two disjoined gate spacer portions laterally spaced by the gate structure portion. Portions of the epitaxial active regions can be removed from around sidewalls of the gate spacers to prevent electrical shorts among the epitaxial active regions. A dielectric spacer or a dielectric liner may be employed to limit areas in which metal semiconductor alloys are formed.
-
公开(公告)号:US09985135B2
公开(公告)日:2018-05-29
申请号:US15462644
申请日:2017-03-17
Inventor: Xiuyu Cai , Kangguo Cheng , Ali Khakifirooz , Ruilong Xie
IPC: H01L29/78 , H01L29/66 , H01L29/51 , H01L21/321 , H01L21/02 , H01L29/423
CPC classification number: H01L29/7856 , H01L21/0217 , H01L21/28141 , H01L21/3212 , H01L29/42364 , H01L29/6653 , H01L29/66545 , H01L29/6656 , H01L29/66575 , H01L29/785 , H01L29/78654
Abstract: A semiconductor structure including a semiconductor material portion located on a substrate and extending along a lengthwise direction, a gate stack overlying a portion of the semiconductor material portion, and a first low-k spacer portion and a second low-k spacer portion abutting the gate stack and spaced from each other by the gate stack along said lengthwise direction. The first low-k spacer portion and the second low-k spacer portion each part of a recessed dummy gate structure on the substrate and a sacrificial spacer with gaps around and above a portion of the dummy gate stack. The gaps are filled in with the first low-k spacer portion and the second low-k spacer portion.
-
公开(公告)号:US09984893B2
公开(公告)日:2018-05-29
申请号:US15483346
申请日:2017-04-10
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L29/06 , H01L21/308 , H01L21/02 , H01L21/3065 , H01L29/66 , H01L21/306
CPC classification number: H01L21/3086 , H01L21/02164 , H01L21/02233 , H01L21/02238 , H01L21/02255 , H01L21/30604 , H01L21/3065 , H01L21/3081 , H01L21/31 , H01L21/324 , H01L29/66795
Abstract: A method of making a semiconductor device includes patterning a fin in a substrate; performing a first etching process to remove a portion of the fin to cut the fin into a first and second cut fin, the first cut fin having a first and second fin end and the second cut fin having a first and second fin end; forming an oxide layer along an endwall of the first fin end and an endwall of the second fin end of the first cut fin, and an endwall of the first fin end and an endwall of the second fin end of the second cut fin; disposing a liner onto the oxide layer disposed onto the endwall of the first fin end of the first cut fin to form a bilayer liner; and performing a second etching process to remove a portion of the second cut fin.
-
公开(公告)号:US09929290B2
公开(公告)日:2018-03-27
申请号:US15187048
申请日:2016-06-20
Applicant: GLOBALFOUNDRIES INC.
Inventor: Juntao Li , Kangguo Cheng , Chengwen Pei , Geng Wang , Joseph Ervin
CPC classification number: H01L31/02327 , G02B6/122 , G02B6/428 , G02B6/43 , G02B2006/12061 , G02B2006/12123 , H01L21/76898 , H01L23/481 , H01L31/02005
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to electrical and optical via connections on a same chip and methods of manufacture. The structure includes an optical through substrate via (TSV) comprising an optical material filling the TSV. The structure further includes an electrical TSV which includes a liner of the optical material and a conductive material filling remaining portions of the electrical TSV.
-
公开(公告)号:US09905671B2
公开(公告)日:2018-02-27
申请号:US14829843
申请日:2015-08-19
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L29/66 , H01L21/768 , H01L29/78 , H01L29/417 , H01L21/02 , H01L21/28
CPC classification number: H01L29/66553 , H01L21/02178 , H01L21/02181 , H01L21/0228 , H01L21/28079 , H01L21/76897 , H01L29/41791 , H01L29/6653 , H01L29/66545 , H01L29/66795 , H01L29/785
Abstract: A method of making a semiconductor device includes patterning a fin in a substrate; forming a gate between source/drain regions over the substrate, the gate having a dielectric spacer along a sidewall; removing a portion of the dielectric spacer and filling with a metal oxide to form a spacer having a first spacer portion and a second spacer portion; forming a source/drain contact over at least one of the source/drain regions; recessing the source/drain contact and forming a via contact over the source/drain contact; and forming a gate contact over the gate, the gate contact having a first gate contact portion contacting the gate and a second gate contact portion positioned over the first gate contact portion; wherein the first spacer portion isolates the first gate contact portion from the source/drain contact, and the second spacer portion isolates the second gate contact portion from the source/drain contact.
-
公开(公告)号:US09812575B1
公开(公告)日:2017-11-07
申请号:US15266092
申请日:2016-09-15
Applicant: GLOBALFOUNDRIES INC.
Inventor: Alexander Reznicek , Pouya Hashemi , Kangguo Cheng , Dominic J. Schepis
IPC: H01L29/78 , H01L29/165 , H01L23/528 , H01L29/66 , H01L27/088 , H01L21/8234 , H01L27/092
CPC classification number: H01L27/0924 , H01L21/823431 , H01L21/823475 , H01L21/845 , H01L23/5283 , H01L27/0886 , H01L27/1211 , H01L29/165 , H01L29/66545
Abstract: FinFET structures include a stacked fin architecture formed on a semiconductor substrate. The stacked fin architecture includes a template semiconductor layer disposed on the substrate beneath the semiconductor fins that is used as an etch stop during fin formation and to form a laterally-extending epitaxial layer for contacting the bottom tier of fins within the stack.
-
公开(公告)号:US09799746B2
公开(公告)日:2017-10-24
申请号:US15278925
申请日:2016-09-28
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L29/06 , H01L29/49 , H01L21/768 , H01L29/66
CPC classification number: H01L29/4991 , H01L21/76805 , H01L21/7682 , H01L21/76831 , H01L21/76843 , H01L21/76895 , H01L21/76897 , H01L29/66568
Abstract: Techniques for preventing leakage of contact material into air-gap spacers during contact formation. For example, a method comprises forming a contact trench on a semiconductor structure over an air-gap spacer and depositing a liner in the contact trench. The liner deposition material fills a portion of the air-gap spacer pinching off the contact trench to the air-gap spacer.
-
309.
公开(公告)号:US20170271146A1
公开(公告)日:2017-09-21
申请号:US15075668
申请日:2016-03-21
Applicant: GLOBALFOUNDRIES INC.
Inventor: Alexander Reznicek , Dominic J. Schepis , Kangguo Cheng , Bruce B. Doris , Pouya Hashemi
IPC: H01L21/02 , H01L29/66 , H01L29/06 , H01L21/31 , H01L21/311
CPC classification number: H01L21/0243 , H01L21/0237 , H01L21/0245 , H01L21/02532 , H01L21/02538 , H01L21/02639 , H01L21/02647 , H01L21/31 , H01L21/311 , H01L21/76224 , H01L21/823431 , H01L27/0924 , H01L29/0649 , H01L29/0657 , H01L29/1054 , H01L29/165 , H01L29/66446 , H01L29/66795 , H01L29/785
Abstract: One aspect of the disclosure relates to a method of forming a semiconductor structure. The method may include: forming a set of openings within a substrate; forming an insulator layer within each opening in the set of openings; recessing the substrate between adjacent openings containing the insulator layer in the set of openings to form a set of insulator pillars on the substrate; forming sigma cavities within the recessed substrate between adjacent insulator pillars in the set of insulator pillars; and filling the sigma cavities with a semiconductor material over the recessed substrate between adjacent insulator pillars.
-
公开(公告)号:US09728626B1
公开(公告)日:2017-08-08
申请号:US15251435
申请日:2016-08-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Dominic J. Schepis , Charan V. Surisetty , Kangguo Cheng , Alexander Reznicek
IPC: H01L21/336 , H01L29/66 , H01L21/02 , H01L21/306 , H01L29/32 , H01L29/10 , H01L29/06
CPC classification number: H01L29/66795 , H01L21/02636 , H01L21/30604 , H01L29/0653 , H01L29/1054 , H01L29/1083 , H01L29/32 , H01L29/6653 , H01L29/66545 , H01L29/785
Abstract: A FinFET includes a fin and a conductive gate surrounding a top channel region of the fin, the channel region of the fin being filled with an epitaxial semiconductor channel material extending below a bottom surface of the conductive gate. The top channel region of the fin includes epitaxial semiconductor channel material that is at least majority defect free, the at least a majority of defects associated with forming the epitaxial semiconductor material in the channel region being trapped below a top portion of the channel region. The FinFET may be achieved by a method, the method including providing a starting semiconductor structure, the starting semiconductor structure including a bulk semiconductor substrate, semiconductor fin(s) on the bulk semiconductor substrate and surrounded by a dielectric layer, and a dummy gate over a channel region of the semiconductor fin(s). The method further includes forming source and drain recesses adjacent the channel region, removing the dummy gate, recessing the semiconductor fin(s), the recessing leaving a fin opening above the recessed semiconductor fin(s), and growing epitaxial semiconductor channel material in the fin opening, such that at least a majority of defects associated with the growing are trapped at a bottom portion of the at least one fin opening.
-
-
-
-
-
-
-
-
-