-
公开(公告)号:US20190220222A1
公开(公告)日:2019-07-18
申请号:US16329051
申请日:2017-07-07
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , John Eric Linstadt , Torsten Partsch
CPC classification number: G06F3/0655 , G06F3/0604 , G06F3/0679 , G06F13/1668 , G06F2213/16 , G11C7/06 , G11C7/1015 , G11C7/1057 , G11C7/106 , G11C7/1066 , G11C7/1087 , G11C7/1093 , G11C7/22 , G11C11/4076 , G11C11/4096 , G11C2207/107 , G11C2207/2272 , G11C2207/2281 , G11C2207/229 , H01L25/0657 , H01L2225/06541
Abstract: First data is read out of a core storage array of a memory component over a first time interval constrained by data output bandwidth of the core storage array. After read out from the core storage array, the first data is output from the memory component over a second time interval that is shorter than the first time interval and that corresponds to a data transfer bandwidth greater than the data output bandwidth of the core storage array.
-
公开(公告)号:US20190115065A1
公开(公告)日:2019-04-18
申请号:US16101480
申请日:2018-08-12
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , James E. Harris
IPC: G11C11/4093 , G11C7/22 , G11C5/04 , G11C5/06 , G11C8/12
Abstract: A memory module with multiple memory devices includes a buffer system that manages communication between a memory controller and the memory devices. Each memory device supports an access mode and a low-power mode, the latter used to save power for devices that are not immediately needed. The module provides granular power management using a chip-select decoder that decodes chip-select signals from the memory controller into power-state signals that determine which of the memory devices are in which of the modes. Devices can thus be brought out of the low-power mode in relatively small numbers, as needed, to limit power consumption.
-
公开(公告)号:US10210102B2
公开(公告)日:2019-02-19
申请号:US15485115
申请日:2017-04-11
Applicant: Rambus Inc.
Inventor: Ian Shaeffer , Frederick A. Ware
Abstract: A multi-rank memory system in which calibration operations are performed between a memory controller and one rank of memory while data is transferred between the controller and other ranks of memory. A memory controller performs a calibration operation that calibrates parameters pertaining to transmission of data via a first data bus between the memory controller and a memory device in a first rank of memory. While the controller performs the calibration operation, the controller also transfers data with a memory device in a second rank of memory via a second data bus.
-
公开(公告)号:US10177749B2
公开(公告)日:2019-01-08
申请号:US15478757
申请日:2017-04-04
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , John Eric Linstadt , Carl W. Werner
IPC: H03K5/22 , H04L25/02 , H03K3/38 , H03K19/0175 , H03K19/195
Abstract: In an integrated-circuit component having a signal transmitter receives a transmitter power supply that cycles periodically between power-off and power-on voltage levels to define a sequence of enable intervals during which the signal transmitter is to output voltage levels corresponding to respective transmit data bits onto an external signaling link. The signal transmitter generates, at the start of each output-enable interval, an initial nonzero voltage having a first polarity across conductors of the external signaling link, and then conditionally transitions the initial nonzero voltage to a second nonzero voltage according to whether the transmit data bit corresponding to the output-enable interval has a predetermined one of two binary states, the second nonzero voltage having a polarity opposite the first polarity.
-
公开(公告)号:US20180350411A1
公开(公告)日:2018-12-06
申请号:US15779977
申请日:2016-12-01
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , John Eric Linstadt , Carl W. Werner
CPC classification number: G06F1/12 , G11C7/04 , G11C7/222 , G11C29/022 , G11C29/023 , G11C29/50012 , G11C2207/2254 , H03K5/15
Abstract: In a chip-to-chip signaling system includes at least one signaling link coupled between first and second ICs, the first IC has an interface coupled to the signaling link and timed by a first interface timing signal. The second IC has an interface coupled to the signaling link and timed by a second interface timing signal that is mesochronous with respect to the first interface timing signal. The second IC further has phase adjustment circuitry that adjusts a phase of the second interface timing signal using a digital counter implemented with Josephson-junction circuit elements.
-
公开(公告)号:US20180336089A1
公开(公告)日:2018-11-22
申请号:US15963163
申请日:2018-04-26
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , John Eric Linstadt , Liji Gopalakrishnan
Abstract: A memory system employs an addressing scheme to logically divide rows of memory cells into separate contiguous regions, one for data storage and another for error detection and correction (EDC) codes corresponding to that data. Data and corresponding EDC codes are stored in the same row of the same bank. Accessing data and corresponding EDC code in the same row of the same bank advantageously saves power and avoids bank conflicts. The addressing scheme partitions the memory without requiring the requesting processor to have an understanding of the memory partition.
-
公开(公告)号:US20180267911A1
公开(公告)日:2018-09-20
申请号:US15761746
申请日:2016-09-09
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , Kenneth L. Wright , John Eric Linstadt , Craig Hampel
CPC classification number: G06F13/1678 , G06F3/0604 , G06F3/0613 , G06F3/0619 , G06F3/0634 , G06F3/0656 , G06F3/0673 , G06F11/1004 , G06F11/1068 , G06F12/0868 , G06F12/0888 , G06F12/0895 , G06F13/28 , G06F2212/1016 , G06F2212/1032 , G06F2212/403 , G11C7/10 , G11C29/52
Abstract: Memory controllers, devices, modules, systems and associated methods are disclosed. In one embodiment, a memory module includes a pin interface for coupling to a bus. The bus has a first width. The module includes at least one storage class memory (SCM) component and at least one DRAM component. The memory module operates in a first mode that utilizes all of the first width, and in a second mode that utilizes less than all of the first width.
-
公开(公告)号:US20180261266A1
公开(公告)日:2018-09-13
申请号:US15889191
申请日:2018-02-05
Applicant: Rambus Inc.
Inventor: James E. Harris , Thomas Vogelsang , Frederick A. Ware , Ian P. Shaeffer
IPC: G11C7/10 , G11C8/10 , G11C11/4076 , G11C11/408 , G11C11/4091 , G11C5/02 , G11C7/08 , G11C7/06 , G11C7/12 , G11C7/22 , G11C8/08
CPC classification number: G11C7/1039 , G11C5/025 , G11C7/06 , G11C7/065 , G11C7/08 , G11C7/12 , G11C7/222 , G11C8/08 , G11C8/10 , G11C11/4076 , G11C11/4087 , G11C11/4091
Abstract: Row activation operations within a memory component are carried out with respect to subrows instead of complete storage rows to reduce power consumption. Further, instead of activating subrows in response to row commands, subrow activation operations are deferred until receipt of column commands that specify the column operation to be performed and the subrow to be activated.
-
公开(公告)号:US10074417B2
公开(公告)日:2018-09-11
申请号:US15522182
申请日:2015-11-04
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , James E. Harris
IPC: G11C7/22 , G11C11/4093 , G11C8/12 , G11C5/06 , G11C5/04
CPC classification number: G11C11/4093 , G11C5/04 , G11C5/063 , G11C7/22 , G11C8/12
Abstract: A memory module with multiple memory devices includes a buffer system that manages communication between a memory controller and the memory devices. Each memory device supports an access mode and a low-power mode, the latter used to save power for devices that are not immediately needed. The module provides granular power management using a chip-select decoder that decodes chip-select signals from the memory controller into power-state signals that determine which of the memory devices are in which of the modes. Devices can thus be brought out of the low-power mode in relatively small numbers, as needed, to limit power consumption.
-
公开(公告)号:US20180181505A1
公开(公告)日:2018-06-28
申请号:US15864732
申请日:2018-01-08
Applicant: Rambus Inc.
Inventor: Frederick A. Ware , Holden Jessup
IPC: G06F13/16
Abstract: The described embodiments provide a system for controlling an integrated circuit memory device by a memory controller. During operation, the system sends a memory-access request from the memory controller to the memory device using a first link. After sending the memory-access request, the memory controller sends to the memory device a command that specifies performing a timing-calibration operation for a second link. The system subsequently transfers data associated with the memory-access request using the second link, wherein the timing-calibration operation occurs between sending the memory-access request and transferring the data associated with the memory-access request.
-
-
-
-
-
-
-
-
-