Memory Systems and Methods for Improved Power Management

    公开(公告)号:US20190115065A1

    公开(公告)日:2019-04-18

    申请号:US16101480

    申请日:2018-08-12

    Applicant: Rambus Inc.

    Abstract: A memory module with multiple memory devices includes a buffer system that manages communication between a memory controller and the memory devices. Each memory device supports an access mode and a low-power mode, the latter used to save power for devices that are not immediately needed. The module provides granular power management using a chip-select decoder that decodes chip-select signals from the memory controller into power-state signals that determine which of the memory devices are in which of the modes. Devices can thus be brought out of the low-power mode in relatively small numbers, as needed, to limit power consumption.

    Memory access during memory calibration

    公开(公告)号:US10210102B2

    公开(公告)日:2019-02-19

    申请号:US15485115

    申请日:2017-04-11

    Applicant: Rambus Inc.

    Abstract: A multi-rank memory system in which calibration operations are performed between a memory controller and one rank of memory while data is transferred between the controller and other ranks of memory. A memory controller performs a calibration operation that calibrates parameters pertaining to transmission of data via a first data bus between the memory controller and a memory device in a first rank of memory. While the controller performs the calibration operation, the controller also transfers data with a memory device in a second rank of memory via a second data bus.

    Differential cryogenic transmitter
    84.
    发明授权

    公开(公告)号:US10177749B2

    公开(公告)日:2019-01-08

    申请号:US15478757

    申请日:2017-04-04

    Applicant: Rambus Inc.

    Abstract: In an integrated-circuit component having a signal transmitter receives a transmitter power supply that cycles periodically between power-off and power-on voltage levels to define a sequence of enable intervals during which the signal transmitter is to output voltage levels corresponding to respective transmit data bits onto an external signaling link. The signal transmitter generates, at the start of each output-enable interval, an initial nonzero voltage having a first polarity across conductors of the external signaling link, and then conditionally transitions the initial nonzero voltage to a second nonzero voltage according to whether the transmit data bit corresponding to the output-enable interval has a predetermined one of two binary states, the second nonzero voltage having a polarity opposite the first polarity.

    Energy-Efficient Error-Correction-Detection Storage

    公开(公告)号:US20180336089A1

    公开(公告)日:2018-11-22

    申请号:US15963163

    申请日:2018-04-26

    Applicant: Rambus Inc.

    Abstract: A memory system employs an addressing scheme to logically divide rows of memory cells into separate contiguous regions, one for data storage and another for error detection and correction (EDC) codes corresponding to that data. Data and corresponding EDC codes are stored in the same row of the same bank. Accessing data and corresponding EDC code in the same row of the same bank advantageously saves power and avoids bank conflicts. The addressing scheme partitions the memory without requiring the requesting processor to have an understanding of the memory partition.

    Memory systems and methods for improved power management

    公开(公告)号:US10074417B2

    公开(公告)日:2018-09-11

    申请号:US15522182

    申请日:2015-11-04

    Applicant: Rambus Inc.

    CPC classification number: G11C11/4093 G11C5/04 G11C5/063 G11C7/22 G11C8/12

    Abstract: A memory module with multiple memory devices includes a buffer system that manages communication between a memory controller and the memory devices. Each memory device supports an access mode and a low-power mode, the latter used to save power for devices that are not immediately needed. The module provides granular power management using a chip-select decoder that decodes chip-select signals from the memory controller into power-state signals that determine which of the memory devices are in which of the modes. Devices can thus be brought out of the low-power mode in relatively small numbers, as needed, to limit power consumption.

    PROTOCOL INCLUDING TIMING CALIBRATION BETWEEN MEMORY REQUEST AND DATA TRANSFER

    公开(公告)号:US20180181505A1

    公开(公告)日:2018-06-28

    申请号:US15864732

    申请日:2018-01-08

    Applicant: Rambus Inc.

    Abstract: The described embodiments provide a system for controlling an integrated circuit memory device by a memory controller. During operation, the system sends a memory-access request from the memory controller to the memory device using a first link. After sending the memory-access request, the memory controller sends to the memory device a command that specifies performing a timing-calibration operation for a second link. The system subsequently transfers data associated with the memory-access request using the second link, wherein the timing-calibration operation occurs between sending the memory-access request and transferring the data associated with the memory-access request.

Patent Agency Ranking