Seawater Alkalinity Detection System

    公开(公告)号:US20220155254A1

    公开(公告)日:2022-05-19

    申请号:US16951751

    申请日:2020-11-18

    申请人: Tien-I Bao

    发明人: Tien-I Bao

    摘要: A seawater alkalinity detection system includes a mainframe, a container, and an external apparatus. The mainframe includes a pump motor, a PH value detecting pole, a dosing delivery port, a seawater delivery port, a KH to PH converter output port, a power supply port, a network connection control unit, a detecting operation unit, and a water level controller. The container defines a first detection space containing a contrast liquid, a second detection space containing a reference liquid, and a receiving space accommodating the contrast liquid that is tested. Thus, the seawater alkalinity detection system that automatically detects the KH value of the reference liquid in the seawater storage bucket, and automatically controls the dosing data to add the additive automatically to change the second PH value of the reference liquid in the seawater storage bucket, without having to add a medicinal liquid.

    Methods of manufacturing semiconductor devices
    2.
    发明授权
    Methods of manufacturing semiconductor devices 有权
    制造半导体器件的方法

    公开(公告)号:US09349595B2

    公开(公告)日:2016-05-24

    申请号:US13546800

    申请日:2012-07-11

    摘要: Methods of manufacturing semiconductor devices are disclosed. In one embodiment, a material layer is formed over a workpiece. The workpiece includes a first portion, a second portion, and a hard mask disposed between the first portion and the second portion. The material layer is patterned, and first spacers are formed on sidewalls of the patterned material layer. The patterned material layer is removed, and the second portion of the workpiece is patterned using the first spacers as an etch mask. The first spacers are removed, and second spacers are formed on sidewalls of the patterned second portion of the workpiece. The patterned second portion of the workpiece is removed, and the hard mask of the workpiece is patterned using the second spacers as an etch mask. The first portion of the workpiece is patterned using the hard mask as an etch mask.

    摘要翻译: 公开了制造半导体器件的方法。 在一个实施例中,材料层形成在工件上。 工件包括设置在第一部分和第二部分之间的第一部分,第二部分和硬掩模。 图案化材料层,并且在图案化材料层的侧壁上形成第一间隔物。 去除图案化的材料层,并且使用第一间隔件作为蚀刻掩模来对工件的第二部分进行图案化。 去除第一间隔物,并且在工件的图案化第二部分的侧壁上形成第二间隔物。 去除工件的图案化的第二部分,并且使用第二间隔件作为蚀刻掩模来对工件的硬掩模进行图案化。 使用硬掩模作为蚀刻掩模来对工件的第一部分进行图案化。

    Method of fabricating a polymer waveguide
    3.
    发明授权
    Method of fabricating a polymer waveguide 有权
    制造聚合物波导的方法

    公开(公告)号:US09036956B2

    公开(公告)日:2015-05-19

    申请号:US13399098

    申请日:2012-02-17

    摘要: A method of fabricating a waveguide device is disclosed. The method includes providing a substrate having an elector-interconnection region and a waveguide region and forming a patterned dielectric layer and a patterned redistribution layer (RDL) over the substrate in the electro-interconnection region. The method also includes bonding the patterned RDL to a vertical-cavity surface-emitting laser (VCSEL) through a bonding stack. A reflecting-mirror trench is formed in the substrate in the waveguide region, and a reflecting layer is formed over a reflecting-mirror region inside the waveguide region. The method further includes forming and patterning a bottom cladding layer in a wave-tunnel region inside the waveguide region and forming and patterning a core layer and a top cladding layer in the waveguide region.

    摘要翻译: 公开了一种制造波导器件的方法。 该方法包括提供具有选通互连区域和波导区域的衬底,并且在电互连区域中的衬底上形成图案化电介质层和图案化再分配层(RDL)。 该方法还包括通过结合堆叠将图案化的RDL结合到垂直腔表面发射激光器(VCSEL)。 在波导区域的基板上形成反射镜沟槽,反射层形成在波导区域内的反射镜区域的上方。 该方法还包括在波导区域内的波通道区域中形成和图案化底包层,并且在波导区域中形成和图案化芯层和顶包层。

    Self repairing process for porous dielectric materials
    4.
    发明授权
    Self repairing process for porous dielectric materials 有权
    多孔电介质材料自修复工艺

    公开(公告)号:US09029171B2

    公开(公告)日:2015-05-12

    申请号:US13531738

    申请日:2012-06-25

    摘要: The present disclosure relates to a structure and method to create a self-repairing dielectric material for semiconductor device applications. A porous dielectric material is deposited on a substrate, and exposed with treating agent particles such that the treating agent particles diffuse into the dielectric material. A dense non-porous cap is formed above the dielectric material which encapsulates the treating agent particles within the dielectric material. The dielectric material is then subjected to a process which creates damage to the dielectric material. A chemical reaction is initiated between the treating agent particles and the damage, repairing the damage. A gradient concentration resulting from the consumption of treating agent particles by the chemical reaction promotes continuous diffusion the treating agent particles towards the damaged region of the dielectric material, continuously repairing the damage.

    摘要翻译: 本公开涉及一种用于为半导体器件应用创建自修复电介质材料的结构和方法。 将多孔电介质材料沉积在基底上,并用处理剂颗粒暴露,使得处理剂颗粒扩散到电介质材料中。 在电介质材料上形成致密的无孔盖,其将电介质材料中的处理剂颗粒封装起来。 然后对电介质材料进行对电介质材料造成损伤的工艺。 在处理剂颗粒和损坏之间引发化学反应,修复损坏。 通过化学反应消耗处理剂颗粒而产生的梯度浓度促使处理剂颗粒朝向电介质材料的损坏区域的连续扩散,连续地修复损伤。

    Copper etch scheme for copper interconnect structure
    7.
    发明授权
    Copper etch scheme for copper interconnect structure 有权
    铜互连结构的铜蚀刻方案

    公开(公告)号:US08735278B2

    公开(公告)日:2014-05-27

    申请号:US13550951

    申请日:2012-07-17

    IPC分类号: H01L21/4763

    摘要: The present disclosure is directed to a method of manufacturing an interconnect structure in which a low-k dielectric layer is formed over a semiconductor substrate followed by formation of a copper or copper alloy layer over the low-k dielectric layer. The copper or copper alloy layer is patterned and etched to form a copper body having recesses, which are then filled with a low-k dielectric material. The method allows for formation of a damascene structures without encountering the various problems presented by non-planar features and by porus low-K dielectric damage.

    摘要翻译: 本公开涉及一种制造互连结构的方法,其中在半导体衬底上形成低k电介质层,然后在低k电介质层上形成铜或铜合金层。 铜或铜合金层被图案化和蚀刻以形成具有凹部的铜体,然后填充有低k电介质材料。 该方法允许形成镶嵌结构,而不会遇到由非平面特征和孔隙低K电介质损伤所呈现的各种问题。

    METHOD OF SEMICONDUCTOR INTEGRATED CIRCUIT FABRICATION
    9.
    发明申请
    METHOD OF SEMICONDUCTOR INTEGRATED CIRCUIT FABRICATION 有权
    半导体集成电路制造方法

    公开(公告)号:US20140065818A1

    公开(公告)日:2014-03-06

    申请号:US13599764

    申请日:2012-08-30

    IPC分类号: H01L21/768

    摘要: A method of fabricating a semiconductor integrated circuit (IC) is disclosed. The method includes providing a substrate. A sacrifice layer (SL) is formed and patterned on the substrate. The patterned SL has a plurality of openings. The method also includes forming a metal layer in the openings and then removing the patterned SL to laterally expose at least a portion of the metal layer to form a metal feature, which has a substantial same profile as the opening. A dielectric layer is deposited on sides of the metal feature.

    摘要翻译: 公开了制造半导体集成电路(IC)的方法。 该方法包括提供基板。 牺牲层(SL)在衬底上形成并图案化。 图案化SL具有多个开口。 该方法还包括在开口中形成金属层,然后移除图案化的SL以横向暴露金属层的至少一部分以形成具有与开口基本相同的轮廓的金属特征。 电介质层沉积在金属特征的侧面上。