-
公开(公告)号:US20240213557A1
公开(公告)日:2024-06-27
申请号:US18596899
申请日:2024-03-06
发明人: Shuhei NAGATSUKA , Akihiro KIMURA
CPC分类号: H01M10/44 , H02J7/00 , H02J50/10 , H02J50/27 , H02J50/402 , H04B1/3883
摘要: An electric power charge and discharge system for an electronic device having a battery, by which the electronic device can be used for a long period of time. In a wireless communication device including a wireless driving portion including a first battery and a wireless charging portion including a second battery, the first battery is charged by electric power from a fixed power supply and the second battery is charged by using electromagnetic waves existing in an external space. Further, the first battery and the second battery are discharged alternately, and during a period in which the first battery is discharged, the second battery is charged.
-
公开(公告)号:US20220180920A1
公开(公告)日:2022-06-09
申请号:US17439876
申请日:2020-03-16
发明人: Seiya SAITO , Yuto YAKUBO , Tatsuya ONUKI , Shuhei NAGATSUKA
IPC分类号: G11C11/4097 , G11C11/4091 , H01L27/108 , H01L29/786
摘要: A novel semiconductor device is provided. The semiconductor device includes a driver circuit including a plurality of transistors using a silicon substrate for channels, and a first transistor layer and a second transistor layer including a plurality of transistors using a metal oxide for channels. The first transistor layer and the second transistor layer are provided over the silicon substrate layer. The first transistor layer includes a first memory cell including a first transistor and a first capacitor. The first transistor is electrically connected to a first local bit line. The second transistor layer includes a second transistor whose gate is electrically connected to the first local bit line and a first correction circuit electrically connected to the second transistor. The first correction circuit is electrically connected to a first global bit line. The first correction circuit has a function of holding a voltage corresponding to a threshold voltage of the second transistor in the gate of the second transistor.
-
公开(公告)号:US20220108985A1
公开(公告)日:2022-04-07
申请号:US17424664
申请日:2019-11-22
IPC分类号: H01L27/108 , H01L27/12 , H01L29/786
摘要: A memory device including a gain-cell memory cell capable of storing a large amount of data per unit area is provided. A peripheral circuit of the memory device is formed using a transistor formed on a semiconductor substrate, and a memory cell of the memory device is formed using a thin film transistor. A plurality of layers including thin film transistors where memory cells are formed are stacked above the semiconductor substrate, whereby the amount of data that can be stored per unit area can be increased. When an OS transistor with extremely low off-state current is used as the thin film transistor, the capacitance of a capacitor that accumulates charge can be reduced. In other words, the area of the memory cell can be reduced.
-
公开(公告)号:US20210398988A1
公开(公告)日:2021-12-23
申请号:US17466442
申请日:2021-09-03
发明人: Tomoaki ATSUMI , Shuhei NAGATSUKA , Tamae MORIWAKA , Yuta ENDO
IPC分类号: H01L27/115 , H01L29/786 , H01L27/11551 , H01L27/1156 , H01L27/06 , G11C7/16 , G11C8/14 , G11C11/403 , G11C11/408 , G11C11/24 , H01L29/24
摘要: [Problem] To provide a semiconductor device suitable for miniaturization. To provide a highly reliable semiconductor device. To provide a semiconductor device with improved operating speed.
[Solving Means] A semiconductor device including a memory cell including first to cth (c is a natural number of 2 or more) sub memory cells, wherein: the jth sub memory cell includes a first transistor, a second transistor, and a capacitor; a first semiconductor layer included in the first transistor and a second semiconductor layer included in the second transistor include an oxide semiconductor; one of terminals of the capacitor is electrically connected to a gate electrode included in the second transistor; the gate electrode included in the second transistor is electrically connected to one of a source electrode and a drain electrode which are included in the first transistor; and when j≥2, the jth sub memory cell is arranged over the j-lth sub memory cell.-
公开(公告)号:US20210036025A1
公开(公告)日:2021-02-04
申请号:US16964115
申请日:2019-01-17
发明人: Hitoshi KUNITAKE , Shuhei NAGATSUKA
摘要: A semiconductor device in which an electrification phenomenon that leads to characteristic fluctuations, element deterioration, or dielectric breakdown is inhibited is provided. A first transistor, a second transistor, a third transistor, and a fourth transistor are included over a substrate; the fourth transistor includes a first conductor, a second conductor, a third conductor, and an oxide semiconductor; the first conductor is electrically connected to the semiconductor substrate through the first transistor; the second conductor is electrically connected to the semiconductor substrate through the first transistor; the third conductor is electrically connected to the semiconductor substrate through the first transistor; and the fourth conductor is electrically connected to the semiconductor substrate through the first transistor.
-
公开(公告)号:US20200350786A1
公开(公告)日:2020-11-05
申请号:US16876082
申请日:2020-05-17
发明人: Shuhei NAGATSUKA , Akihiro KIMURA
摘要: An electric power charge and discharge system for an electronic device having a battery, by which the electronic device can be used for a long period of time. In a wireless communication device including a wireless driving portion including a first battery and a wireless charging portion including a second battery, the first battery is charged by electric power from a fixed power supply and the second battery is charged by using electromagnetic waves existing in an external space. Further, the first battery and the second battery are discharged alternately, and during a period in which the first battery is discharged, the second battery is charged.
-
公开(公告)号:US20200343244A1
公开(公告)日:2020-10-29
申请号:US16757025
申请日:2018-11-19
发明人: Tatsuya ONUKI , Yuki OKAMOTO , Hisao IKEDA , Shuhei NAGATSUKA
IPC分类号: H01L27/105 , H01L27/12 , H01L29/786
摘要: A novel memory device is provided. A first cell array including a plurality of memory cells and a second cell array including a plurality of memory cells are stacked. One of two bit lines of a first bit line pair is electrically connected to A memory cells of the first cell array, and the other of the two bit lines of the first bit line pair is electrically connected to D memory cells of the second cell array. One of two bit lines of a second bit line pair is electrically connected to B memory cells of the first cell array and F memory cells of the second cell array, and the other of the two bit lines of the second bit line pair is electrically connected to C memory cells of the first cell array and E memory cells of the second cell array. The first bit line pairs and the second bit line pairs are alternately provided.
-
公开(公告)号:US20200006328A1
公开(公告)日:2020-01-02
申请号:US16483302
申请日:2018-01-31
发明人: Shunpei YAMAZAKI , Yuta ENDO , Shinya SASAGAWA , Shuhei NAGATSUKA
IPC分类号: H01L27/07 , H01L29/786
摘要: A favorable semiconductor device for miniaturization and high integration is provided. One embodiment of the present invention includes a first oxide including a first region and second region adjacent to each other, a third region and a fourth region with the first region and the second region provided therebetween, a second oxide over the first region, a first insulator over the second oxide, a first conductor over the first insulator, a second insulator over the second oxide and on side surfaces of the first insulator and the first conductor, a third insulator over the second region and on a side surface of the second insulator, and a second conductor over the second region with the third insulator provided therebetween. A part of the third insulator is positioned between the second conductor and the side surface of the second insulator.
-
公开(公告)号:US20170133064A1
公开(公告)日:2017-05-11
申请号:US15341707
申请日:2016-11-02
CPC分类号: G11C7/065 , G11C5/063 , G11C7/10 , G11C7/12 , G11C7/18 , G11C8/10 , G11C8/14 , G11C11/403 , G11C11/4074 , G11C11/409 , G11C11/4094 , G11C16/0483 , G11C16/10 , G11C16/14 , G11C16/24 , G11C16/30 , H01L27/11568 , H01L27/11578 , H01L27/11582
摘要: A semiconductor device or a memory device with a reduced area, a large storage capacity, a high-speed operation, or low power consumption is provided. The semiconductor device includes a first transistor, a second transistor, a capacitor, a first wiring, a second wiring, a sense amplifier circuit, a decoder, a step-up circuit, a level shifter, and a buffer circuit. The first wiring is electrically connected to the buffer circuit and a second gate electrode of the first transistor. The second wiring is electrically connected to the sense amplifier circuit and the drain electrode of the second transistor. The capacitor is electrically connected to the drain electrode of the first transistor and the source electrode of the second transistor.
-
公开(公告)号:US20170077101A1
公开(公告)日:2017-03-16
申请号:US15359873
申请日:2016-11-23
IPC分类号: H01L27/105 , G11C16/04 , G11C16/08 , G11C16/24 , H01L27/12 , H01L29/786
CPC分类号: H01L27/1052 , G11C11/404 , G11C11/405 , G11C11/4091 , G11C16/0408 , G11C16/08 , G11C16/24 , H01L21/02565 , H01L21/02631 , H01L21/425 , H01L21/441 , H01L21/477 , H01L27/108 , H01L27/11521 , H01L27/11526 , H01L27/1156 , H01L27/1207 , H01L27/1222 , H01L27/1225 , H01L27/124 , H01L27/1255 , H01L29/66969 , H01L29/78651 , H01L29/7869 , H01L29/78696
摘要: A semiconductor device including a nonvolatile memory cell in which a writing transistor which includes an oxide semiconductor, a reading transistor which includes a semiconductor material different from that of the writing transistor, and a capacitor are included is provided. Data is written to the memory cell by turning on the writing transistor and applying a potential to a node where a source electrode (or a drain electrode) of the writing transistor, one electrode of the capacitor, and a gate electrode of the reading transistor are electrically connected, and then turning off the writing transistor, so that the predetermined amount of charge is held in the node. Further, when a p-channel transistor is used as the reading transistor, a reading potential is a positive potential.
摘要翻译: 提供了包括非易失性存储单元的半导体器件,其中包括包括氧化物半导体的写入晶体管,包括与写入晶体管不同的半导体材料的读取晶体管和电容器。 通过接通写入晶体管并将电位施加到写入晶体管的源极(或电极),电容器的一个电极和读取晶体管的栅电极的节点处,将数据写入存储单元 电连接,然后关闭写入晶体管,使得预定量的电荷被保持在节点中。 此外,当使用p沟道晶体管作为读取晶体管时,读取电位为正电位。
-
-
-
-
-
-
-
-
-