3D SEMICONDUCTOR DEVICE AND STRUCTURE WITH CONNECTION PATHS

    公开(公告)号:US20240379624A1

    公开(公告)日:2024-11-14

    申请号:US18779059

    申请日:2024-07-21

    Abstract: A 3D semiconductor device, the device including: a first level, where the first level includes a first layer, the first layer including first transistors, and where the first level includes a second layer, the second layer including first interconnections; a second level overlaying the first level, where the second level includes a plurality of second transistors, where the second level includes a third layer, the third layer including first conductive lines; a third level overlaying the second level, where the third level includes a plurality of third transistors, where the third level includes a fourth layer, the fourth layer including second conductive lines; and a plurality of connection paths, where the plurality of connection paths provides electrical connections at least from a plurality of the first transistors to the plurality of third transistors, and where the first level includes at least one voltage regulator.

    MULTILEVEL SEMICONDUCTOR DEVICE AND STRUCTURE WITH OXIDE BONDING

    公开(公告)号:US20240295691A1

    公开(公告)日:2024-09-05

    申请号:US18622867

    申请日:2024-03-30

    CPC classification number: G02B6/12002 H01L24/32 H01L2224/32225

    Abstract: A multi-level semiconductor device, the device comprising: a first level comprising integrated circuits; a second level comprising at least one electromagnetic wave receiver, wherein said second level is disposed above said first level, wherein said integrated circuits comprise single crystal transistors; and an oxide layer disposed between said first level and said second level, wherein said device comprises at least one read out circuit, wherein said second level is bonded to said oxide layer, and wherein said bonded comprises oxide to oxide bonds.

Patent Agency Ranking