-
公开(公告)号:US20240404600A1
公开(公告)日:2024-12-05
申请号:US18800057
申请日:2024-08-10
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han , Eli Lusky
IPC: G11C16/10 , H10B20/25 , H10B41/10 , H10B41/27 , H10B41/35 , H10B41/41 , H10B43/10 , H10B43/27 , H10B43/35 , H10B43/40
Abstract: A semiconductor device including: a first level including memory control circuits (include a plurality of refresh circuits for the memory units) which include first transistors; a second level including a first array of memory cells including second transistors self-aligned to at least one of the third transistors; a third level disposed on top of the second level disposed on top of first level, the third level including a second array of memory cells including third transistors; a fourth level disposed on top of the third level, the fourth level including a third array of memory cells including fourth transistors, second level is bonded to the first level, a plurality of slits disposed through the second level, the third level, and the fourth level, the slits enable gate replacement of a plurality of the third transistors, where the second array of memory cells include a plurality of independently controlled memory units.
-
公开(公告)号:US20240379624A1
公开(公告)日:2024-11-14
申请号:US18779059
申请日:2024-07-21
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist
Abstract: A 3D semiconductor device, the device including: a first level, where the first level includes a first layer, the first layer including first transistors, and where the first level includes a second layer, the second layer including first interconnections; a second level overlaying the first level, where the second level includes a plurality of second transistors, where the second level includes a third layer, the third layer including first conductive lines; a third level overlaying the second level, where the third level includes a plurality of third transistors, where the third level includes a fourth layer, the fourth layer including second conductive lines; and a plurality of connection paths, where the plurality of connection paths provides electrical connections at least from a plurality of the first transistors to the plurality of third transistors, and where the first level includes at least one voltage regulator.
-
公开(公告)号:US12136562B2
公开(公告)日:2024-11-05
申请号:US18527269
申请日:2023-12-02
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L23/48 , G11C8/16 , H01L21/683 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , H10B10/00 , H10B12/00 , H10B20/00 , H10B41/20 , H10B41/40 , H10B41/41 , H10B43/20 , H10B43/40 , H01L23/00 , H01L23/367 , H01L25/00 , H01L25/065 , H10B20/20
Abstract: A 3D semiconductor device, the device including: a first level including a first single crystal layer, the first level including first transistors, where each of the first transistors includes a single crystal channel; first metal layers interconnecting at least the first transistors; a second metal layer overlaying the first metal layers; a first oxide layer disposed over the second metal layer; a second oxide layer disposed over the first oxide layer; and a second level including at least one array of memory cells and second transistors, where each of the memory cells includes at least one of the second transistors, where the second level overlays the first level, where at least one of the second transistors includes at least two independent gates, where the second level is directly bonded to the first level, and where the bonded includes direct oxide-to-oxide bonds.
-
公开(公告)号:US12125737B1
公开(公告)日:2024-10-22
申请号:US18736423
申请日:2024-06-06
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , G11C8/16 , H01L21/74 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/48 , H01L23/525 , H01L27/02 , H01L27/06 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , H10B10/00 , H10B12/00 , H10B20/00 , H10B41/20 , H10B41/40 , H10B41/41 , H10B43/20 , H10B43/40 , H01L23/00 , H01L23/367 , H01L25/00 , H01L25/065 , H10B20/20
CPC classification number: H01L21/6835 , G11C8/16 , H01L21/743 , H01L21/76254 , H01L21/76898 , H01L21/8221 , H01L21/823828 , H01L21/84 , H01L23/481 , H01L23/5252 , H01L27/0207 , H01L27/0688 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/11807 , H01L27/11898 , H01L27/1203 , H01L29/4236 , H01L29/66272 , H01L29/66621 , H01L29/66825 , H01L29/66833 , H01L29/66901 , H01L29/78 , H01L29/7841 , H01L29/7843 , H01L29/7881 , H01L29/792 , H10B10/00 , H10B10/125 , H10B12/053 , H10B12/09 , H10B12/20 , H10B12/50 , H10B20/00 , H10B41/20 , H10B41/40 , H10B41/41 , H10B43/20 , H10B43/40 , H01L23/3677 , H01L24/13 , H01L24/16 , H01L24/45 , H01L24/48 , H01L25/0655 , H01L25/0657 , H01L25/50 , H01L27/1214 , H01L27/1266 , H01L2221/68368 , H01L2223/5442 , H01L2223/54426 , H01L2224/131 , H01L2224/16145 , H01L2224/16146 , H01L2224/16227 , H01L2224/16235 , H01L2224/32145 , H01L2224/32225 , H01L2224/45124 , H01L2224/45147 , H01L2224/48091 , H01L2224/48227 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2224/81005 , H01L2224/83894 , H01L2225/06513 , H01L2225/06541 , H01L2924/00011 , H01L2924/01002 , H01L2924/01004 , H01L2924/01013 , H01L2924/01018 , H01L2924/01019 , H01L2924/01029 , H01L2924/01046 , H01L2924/01066 , H01L2924/01068 , H01L2924/01077 , H01L2924/01078 , H01L2924/01322 , H01L2924/10253 , H01L2924/10329 , H01L2924/12032 , H01L2924/12033 , H01L2924/12036 , H01L2924/12042 , H01L2924/1301 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/14 , H01L2924/1461 , H01L2924/15311 , H01L2924/1579 , H01L2924/16152 , H01L2924/181 , H01L2924/19041 , H01L2924/30105 , H01L2924/3011 , H01L2924/3025 , H10B12/05 , H10B20/20
Abstract: A 3D semiconductor device, the device including: a first level including a first single crystal layer, the first level including first transistors, where each of the first transistors includes a single crystal channel; a first metal layer; a second metal layer overlaying the first metal layer; a second level including second transistors, first memory cells including at least one second transistor, and overlaying the second metal layer, a third level including third transistors and overlaying the second level, a fourth level including fourth transistors, second memory cells including at least one fourth transistor, and overlaying the third level, where the first level includes memory control circuits which control writing to the second memory cells, and at least one Phase-Lock-Loop (“PLL”) circuit or at least one Digital-Lock-Loop (“DLL”) circuit.
-
公开(公告)号:US12120880B1
公开(公告)日:2024-10-15
申请号:US18527356
申请日:2023-12-03
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han
IPC: H10B43/27 , H01L23/528 , H01L27/02 , H01L29/167 , H01L29/47 , H01L29/78 , H01L29/792 , H10B41/10 , H10B41/20 , H10B43/10 , H10B43/20 , H10B53/20
CPC classification number: H10B43/27 , H01L23/5283 , H01L27/0207 , H01L29/167 , H01L29/47 , H01L29/7827 , H01L29/792 , H10B43/10 , H10B43/20 , H10B41/10 , H10B41/20 , H10B53/20
Abstract: A 3D semiconductor device including: a first level including a single crystal layer and a memory control circuit including first transistors and at least one power-down control circuit; a first metal layer overlaying the single crystal layer; a second metal layer overlaying the first metal layer; a third metal layer overlaying the second metal layer; second transistors disposed atop the third metal layer with at least one including a metal gate; third transistors disposed atop the second transistors; a fourth metal layer atop the third transistors; a memory array including word-lines and at least four memory mini arrays, each including at least four rows by four columns of memory cells, each of the memory cells includes at least one of the second transistors or at least one of the third transistors; a connection path from the fourth metal to the third metal including a via disposed through the memory array.
-
公开(公告)号:US20240334702A1
公开(公告)日:2024-10-03
申请号:US18738967
申请日:2024-06-10
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han , Eli Lusky
IPC: H10B43/27 , H01L23/00 , H01L25/065 , H01L25/18 , H10B80/00
CPC classification number: H10B43/27 , H01L24/08 , H01L25/0657 , H01L25/18 , H10B80/00 , H01L2224/08145 , H01L2924/1431 , H01L2924/14511
Abstract: A 3D memory device including: a first structure including a plurality of memory cells, where each memory cell of the plurality of memory cells includes at least one memory transistor, where each of the at least one memory transistor includes a source, a drain, and a channel, where the memory cell includes at least one charge trap structure, and where the at least one memory transistor is self-aligned to an overlaying another the at least one memory transistor, both being processed following a same lithography step; and a control level including a memory controller circuit, where the control level includes a plurality of latch sense amplifiers, where the control level is bonded to the first structure, and where the bonded includes hybrid bonding.
-
公开(公告)号:US20240334701A1
公开(公告)日:2024-10-03
申请号:US18738721
申请日:2024-06-10
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han
IPC: H10B43/27 , H01L23/528 , H01L27/02 , H01L29/167 , H01L29/47 , H01L29/78 , H01L29/792 , H10B41/10 , H10B41/20 , H10B43/10 , H10B43/20 , H10B53/20
CPC classification number: H10B43/27 , H01L23/5283 , H01L27/0207 , H01L29/167 , H01L29/47 , H01L29/7827 , H01L29/792 , H10B43/10 , H10B43/20 , H10B41/10 , H10B41/20 , H10B53/20
Abstract: A 3D semiconductor device including: a first level including a single crystal layer and a memory control circuit including first transistors and at least one cache memory unit; a first metal layer overlaying the single crystal layer; a second metal layer overlaying the first metal layer; a third metal layer overlaying the second metal layer; second transistors disposed atop the third metal layer with at least one including a metal gate; third transistors disposed atop the second transistors; a fourth metal layer atop the third transistors; a memory array including word-lines and at least four memory mini arrays, each including at least four rows by four columns of memory cells, each of the memory cells includes at least one of the second transistors or at least one of the third transistors; a connection path from the fourth metal to the third metal including a via disposed through the memory array.
-
公开(公告)号:US20240324166A1
公开(公告)日:2024-09-26
申请号:US18731340
申请日:2024-06-02
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han , Brian Cronquist
IPC: H10B10/00 , G11C16/04 , H10B12/00 , H10B41/10 , H10B41/35 , H10B41/41 , H10B43/10 , H10B43/35 , H10B43/40
CPC classification number: H10B10/125 , G11C16/0483 , H10B10/18 , H10B12/50 , H10B41/10 , H10B41/35 , H10B41/41 , H10B43/10 , H10B43/35 , H10B43/40
Abstract: A semiconductor device including: a first level including at least four independently controlled first memory arrays, where the first level includes first transistors; a second level disposed on top of the first level, where the second level includes second memory arrays; and a third level disposed on top of the second level, where the third level includes third transistors and a plurality of third metal layers, where the third level is bonded to the second level, where the bonded includes oxide to oxide bonding regions and a plurality of metal to metal bonding regions, where the first level includes first filled holes, where the second level includes second filled holes, where the second filled holes are aligned to the first filled holes with a more than 1 nm but less than 40 nm alignment error, and where the third level includes at least one SRAM memory array.
-
公开(公告)号:US20240304617A1
公开(公告)日:2024-09-12
申请号:US18668218
申请日:2024-05-19
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist
IPC: H01L27/06 , G03F9/00 , H01L21/268 , H01L21/762 , H01L21/768 , H01L21/822 , H01L21/8238 , H01L21/84 , H01L23/00 , H01L23/367 , H01L23/48 , H01L23/522 , H01L23/528 , H01L23/532 , H01L23/544 , H01L27/02 , H01L27/088 , H01L27/092 , H01L27/105 , H01L27/118 , H01L27/12 , H01L29/423 , H01L29/45 , H01L29/66 , H01L29/732 , H01L29/786 , H01L29/808 , H01L29/812 , H10B10/00 , H10B12/00 , H10B20/00 , H10B41/20 , H10B43/20
CPC classification number: H01L27/0688 , G03F9/7076 , G03F9/7084 , H01L21/76254 , H01L21/76898 , H01L21/8221 , H01L21/823871 , H01L21/84 , H01L23/367 , H01L23/481 , H01L23/5226 , H01L23/528 , H01L23/53214 , H01L23/53228 , H01L23/544 , H01L27/0207 , H01L27/092 , H01L27/105 , H01L27/11807 , H01L27/11898 , H01L27/1203 , H01L29/42392 , H01L29/458 , H01L29/66272 , H01L29/66621 , H01L29/66848 , H01L29/66901 , H01L29/732 , H01L29/78639 , H01L29/78642 , H01L29/78645 , H01L29/808 , H01L29/812 , H10B10/00 , H10B10/125 , H10B12/053 , H10B12/09 , H10B12/50 , H10B20/00 , H10B41/20 , H10B43/20 , H01L21/268 , H01L24/73 , H01L27/088 , H01L29/66545 , H01L2223/5442 , H01L2223/54426 , H01L2223/54453 , H01L2224/16145 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/45124 , H01L2224/45147 , H01L2224/48091 , H01L2224/48227 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2924/00011 , H01L2924/10253 , H01L2924/12032 , H01L2924/1301 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/14 , H01L2924/15311 , H01L2924/181 , H01L2924/3011 , H01L2924/3025
Abstract: A semiconductor device including: a first silicon level including a first single crystal silicon layer and a plurality of first transistors; a first metal layer disposed over the first silicon level; a second metal layer disposed over the first metal layer; a third metal layer disposed over the second metal layer; a second level including a plurality of second transistors, disposed over the third metal layer; a third level including a plurality of third transistors, disposed over the second level; a via disposed through the second and third levels; a fourth metal layer disposed over the third level; a fifth metal layer disposed over the fourth metal layer; and a fourth level including a second single crystal silicon layer and is disposed over the fifth metal layer, where each of the plurality of second transistors includes a metal gate, and the via has a diameter of less than 650 nm.
-
公开(公告)号:US20240295691A1
公开(公告)日:2024-09-05
申请号:US18622867
申请日:2024-03-30
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
CPC classification number: G02B6/12002 , H01L24/32 , H01L2224/32225
Abstract: A multi-level semiconductor device, the device comprising: a first level comprising integrated circuits; a second level comprising at least one electromagnetic wave receiver, wherein said second level is disposed above said first level, wherein said integrated circuits comprise single crystal transistors; and an oxide layer disposed between said first level and said second level, wherein said device comprises at least one read out circuit, wherein said second level is bonded to said oxide layer, and wherein said bonded comprises oxide to oxide bonds.
-
-
-
-
-
-
-
-
-