FABRICATION OF MULTI THRESHOLD-VOLTAGE DEVICES

    公开(公告)号:US20170301551A1

    公开(公告)日:2017-10-19

    申请号:US15099641

    申请日:2016-04-15

    Abstract: A method of fabricating multi Vth devices and the resulting device are disclosed. Embodiments include forming a high-k dielectric layer over a substrate; forming a first TiN layer, a first barrier layer, a second TiN layer, a second barrier layer, and a third TiN layer consecutively over the high-k dielectric layer; forming a first masking layer over the third TiN layer in a first region; removing the third TiN layer in second and third regions, exposing the second barrier layer in the second and third regions; removing the first masking layer; removing the exposed second barrier layer; forming a second masking layer over the third TiN layer in the first region and the second TiN layer in the second regions; removing the second TiN layer in the third region, exposing the first barrier layer in the third region; removing the second masking layer; and removing the exposed first barrier layer.

    INCREASED SPACE BETWEEN EPITAXY ON ADJACENT FINS OF FINFET
    13.
    发明申请
    INCREASED SPACE BETWEEN EPITAXY ON ADJACENT FINS OF FINFET 有权
    外部照片在FINFET的相邻FINS上增加的空间

    公开(公告)号:US20150123146A1

    公开(公告)日:2015-05-07

    申请号:US14071170

    申请日:2013-11-04

    Abstract: A semiconductor structure includes a bulk silicon substrate and one or more silicon fins coupled to the bulk silicon substrate. Stress-inducing material(s), such as silicon, are epitaxially grown on the fins into naturally diamond-shaped structures using a controlled selective epitaxial growth. The diamond shaped structures are subjected to annealing at about 750° C. to about 850° C. to increase an area of (100) surface orientation by reshaping the shaped structures from the annealing. Additional epitaxy is grown on the increased (100) area. Multiple cycles of increasing the area of (100) surface orientation (e.g., by the annealing) and growing additional epitaxy on the increased area are performed to decrease the width of the shaped structures, increasing the space between them to prevent them from merging, while also increasing their volume.

    Abstract translation: 半导体结构包括体硅衬底和耦合到体硅衬底的一个或多个硅散热片。 使用受控的选择性外延生长,诸如硅的应力诱导材料在翅片上外延生长成天然的菱形结构。 金刚石结构在约750℃至约850℃下进行退火,以通过从退火中重塑成形结构来增加(100)表面取向的面积。 额外的外延生长在增加的(100)区域。 进行增加(100)表面取向(例如通过退火)的面积和在增加的面积上生长附加外延的多个循环以减小成形结构的宽度,增加它们之间的空间以防止它们的合并,同时 也增加了他们的体积。

    SEMICONDUCTOR STRUCTURE WITH INCREASED SPACE AND VOLUME BETWEEN SHAPED EPITAXIAL STRUCTURES
    18.
    发明申请
    SEMICONDUCTOR STRUCTURE WITH INCREASED SPACE AND VOLUME BETWEEN SHAPED EPITAXIAL STRUCTURES 审中-公开
    半导体结构与形状外延结构之间的空间和体积增加

    公开(公告)号:US20160005657A1

    公开(公告)日:2016-01-07

    申请号:US14853537

    申请日:2015-09-14

    Abstract: A semiconductor structure includes a bulk silicon substrate and one or more silicon fins coupled to the bulk silicon substrate. Stress-inducing material(s), such as silicon, are epitaxially grown on the fins into naturally diamond-shaped structures using a controlled selective epitaxial growth. The diamond shaped structures are subjected to annealing at about 750° C. to about 850° C. to increase an area of (100) surface orientation by reshaping the shaped structures from the annealing. Additional epitaxial material is grown on the increased (100) area. Multiple cycles of increasing the area of (100) surface orientation (e.g., by the annealing) and growing additional epitaxial material on the increased area are performed to decrease the width of the shaped structures, increasing the space between them to prevent them from merging, while also increasing their volume.

    Abstract translation: 半导体结构包括体硅衬底和耦合到体硅衬底的一个或多个硅散热片。 使用受控的选择性外延生长,诸如硅的应力诱导材料在翅片上外延生长成天然的菱形结构。 金刚石结构在约750℃至约850℃下进行退火,以通过从退火中重塑成形结构来增加(100)表面取向的面积。 额外的外延材料在增加的(100)区域上生长。 进行增加(100)表面取向(例如通过退火)的面积和在增加的面积上生长另外的外延材料的多个循环以减小成形结构的宽度,增加它们之间的空间以防止它们的合并, 同时也增加了他们的数量。

    FORMING SOURCE/DRAIN REGIONS WITH SINGLE RETICLE AND RESULTING DEVICE
    19.
    发明申请
    FORMING SOURCE/DRAIN REGIONS WITH SINGLE RETICLE AND RESULTING DEVICE 审中-公开
    形成来源/排水区域与单一和结果的设备

    公开(公告)号:US20150255353A1

    公开(公告)日:2015-09-10

    申请号:US14197267

    申请日:2014-03-05

    CPC classification number: H01L21/823814 H01L21/823821 H01L27/0924

    Abstract: Methods for forming FinFET source/drain regions with a single reticle and the resulting devices are disclosed. Embodiments may include forming a first fin and a second fin above a substrate, forming a gate crossing over the first fin and the second fin, removing portions of the first fin and the second fin on both sides the gate, forming silicon phosphorous tops on the first fin and the second fin in place of the portions, removing the silicon phosphorous tops on the first fin, and forming silicon germanium tops on the first fin in place of the silicon phosphorous tops.

    Abstract translation: 公开了用单个掩模版形成FinFET源极/漏极区域的方法以及所得到的器件。 实施例可以包括在衬底上形成第一鳍片和第二鳍片,形成跨越第一鳍片和第二鳍片的栅极,在栅极的两侧去除第一鳍片和第二鳍片的部分,在第二鳍片上形成硅磷顶部 第一鳍片和第二鳍片代替部分,去除第一鳍片上的磷磷顶部,并且在第一鳍片上形成硅锗顶部代替硅磷顶部。

Patent Agency Ranking