VIA AND SKIP VIA STRUCTURES
    11.
    发明申请

    公开(公告)号:US20190021176A1

    公开(公告)日:2019-01-17

    申请号:US15647400

    申请日:2017-07-12

    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to via and skip via structures and methods of manufacture. The method includes: forming a first metallization layer with a first capping layer over the first metallization layer; forming a second metallization layer with a second capping layer over the second metallization layer; forming a partial skip via structure to the first metallization layer by removing a portion of the first capping layer and the second capping and depositing conductive material in an opening formed in the second metallization layer; forming a third capping layer over the filled partial skip via and the second capping layer; and forming a remaining portion of a skip via structure in alignment with the partial skip via structure by opening the third capping layer to expose the conductive material of the partial skip via.

    Method for manufacturing fully aligned via structures having relaxed gapfills

    公开(公告)号:US10177028B1

    公开(公告)日:2019-01-08

    申请号:US15643742

    申请日:2017-07-07

    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to fully aligned via structures having relaxed gapfills and methods of manufacture. The method includes: selectively depositing a capping material on a conductive material within a plurality of interconnect structures to form capped interconnect structures; depositing at least one insulator material over the capped interconnect structures; forming a fully aligned via structure through the at least one insulator material to expose the capping material; filling the fully aligned via structure with an alternative metal; and depositing a metal material on the alternative metal in the fully aligned via structure.

    METHODS OF FORMING CONDUCTIVE STRUCTURES USING A SACRIFICIAL LINER LAYER
    14.
    发明申请
    METHODS OF FORMING CONDUCTIVE STRUCTURES USING A SACRIFICIAL LINER LAYER 有权
    使用真空衬层形成导电结构的方法

    公开(公告)号:US20140227872A1

    公开(公告)日:2014-08-14

    申请号:US13766898

    申请日:2013-02-14

    CPC classification number: H01L21/76807 H01L2221/1063

    Abstract: One illustrative method disclosed herein includes performing a first etching process to define a via opening in a layer of insulating material, performing at least one process operation to form a sacrificial liner layer on the sidewalls of the via opening, performing a second etching process to define a trench in the layer of insulating material, wherein the sacrificial liner layer is exposed to the second etching process, after performing the second etching process, performing a third etching process to remove the sacrificial liner layer and, after performing the third etching process, forming a conductive structure in at least the via opening and the trench.

    Abstract translation: 本文公开的一种说明性方法包括执行第一蚀刻工艺以在绝缘材料层中限定通孔开口,执行至少一个工艺操作以在通孔开口的侧壁上形成牺牲衬垫层,执行第二蚀刻工艺以界定 在所述绝缘材料层中的沟槽,其中所述牺牲衬垫层在进行所述第二蚀刻工艺之后暴露于所述第二蚀刻工艺,执行第三蚀刻工艺以去除所述牺牲衬垫层,并且在执行所述第三蚀刻工艺之后,形成 至少在通孔开口和沟槽中的导电结构。

    METHOD FOR MANUFACTURING FULLY ALIGNED VIA STRUCTURES HAVING RELAXED GAPFILLS

    公开(公告)号:US20190013236A1

    公开(公告)日:2019-01-10

    申请号:US15643742

    申请日:2017-07-07

    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to fully aligned via structures having relaxed gapfills and methods of manufacture. The method includes: selectively depositing a capping material on a conductive material within a plurality of interconnect structures to form capped interconnect structures; depositing at least one insulator material over the capped interconnect structures; forming a fully aligned via structure through the at least one insulator material to expose the capping material; filling the fully aligned via structure with an alternative metal; and depositing a metal material on the alternative metal in the fully aligned via structure.

Patent Agency Ranking