-
11.
公开(公告)号:US20210287974A1
公开(公告)日:2021-09-16
申请号:US16328617
申请日:2016-09-29
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Nachiket R. Raravikar , Sandeep B. Sane
IPC: H01L23/498 , H01L23/00 , H01L21/48
Abstract: Methods/structures of joining package structures are described. Those methods/structures may include a device disposed on first side of substrate and an array of conductive interconnect structures disposed on a second side of the first substrate. The conductive interconnect structures of the array may comprise a solder material, wherein the solder material comprises a low temperature alloying element concentration of less than about 5 percent. A second substrate is coupled to the array of conductive interconnect structures.
-
12.
公开(公告)号:US10192810B2
公开(公告)日:2019-01-29
申请号:US13930082
申请日:2013-06-28
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Nitin A. Deshpande , Rajendra C. Dias , Edvin Cetegen , Lars D. Skoglund
IPC: H01L23/22 , H01L23/24 , H01L23/485 , H01L21/56 , H01L23/00 , H01L23/498 , H01L25/065 , H01L25/18
Abstract: Underfill material flow control for reduced die-to-die spacing in semiconductor packages and the resulting semiconductor packages are described. In an example, a semiconductor apparatus includes first and second semiconductor dies, each having a surface with an integrated circuit thereon coupled to contact pads of an uppermost metallization layer of a common semiconductor package substrate by a plurality of conductive contacts, the first and second semiconductor dies separated by a spacing. A barrier structure is disposed between the first semiconductor die and the common semiconductor package substrate and at least partially underneath the first semiconductor die. An underfill material layer is in contact with the second semiconductor die and with the barrier structure, but not in contact with the first semiconductor die.
-
公开(公告)号:US10157860B2
公开(公告)日:2018-12-18
申请号:US15392145
申请日:2016-12-28
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Kedar Dhane , Yongki Min , William J. Lambert
IPC: H01L21/00 , H01L23/495 , H01L23/00 , H01L23/31 , H01L23/498 , H01L21/48
Abstract: Methods of forming microelectronic package structures, and structures formed thereby, are described. Those methods/structures may include attaching a stiffener on a substrate, wherein a first section of the stiffener and a second section of the stiffener are on opposite sides of an opening. At least one component may be attached on the substrate within the opening, wherein the at least one component is disposed between the first section of the stiffener and the second section of the stiffener, and wherein the stiffener comprises a grounding structure disposed on the substrate.
-
公开(公告)号:US20180182744A1
公开(公告)日:2018-06-28
申请号:US15388606
申请日:2016-12-22
Applicant: Intel Corporation
Inventor: Omkar G. Karhade
IPC: H01L25/10 , H01L23/31 , H01L23/538 , H01L23/473 , H01L23/367 , H01L25/00 , H01L21/56
CPC classification number: H01L25/105 , H01L21/563 , H01L21/565 , H01L23/3121 , H01L23/367 , H01L23/5384 , H01L25/50 , H01L2225/1052 , H01L2225/1058 , H01L2225/1094
Abstract: An embodiment includes an apparatus comprising: a substrate; a first die including a processor core; a second die not including a processor core; and a third die including memory cells; wherein: (a)(i) the first die has a smaller minimum pitch than the second die; (a)(ii) a first vertical axis intersects the substrate and the first and second dies but not the third die; and (a)(iii) a second vertical axis intersects the substrate and the second and third dies but not the first die. Other embodiments are described herein.
-
公开(公告)号:US09842832B2
公开(公告)日:2017-12-12
申请号:US15183179
申请日:2016-06-15
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , John S. Guzek , Johanna M. Swan , Christopher J. Nelson , Nitin A. Deshpande , William J. Lambert , Charles A. Gealer , Feras Eid , Islam A. Salama , Kemal Aygun , Sasha N. Oster , Tyler N. Osborn
IPC: H01L25/16 , H01L23/538 , H01L25/065 , H01L23/00 , H01L25/00 , H05K1/18
CPC classification number: H01L25/16 , H01L23/5383 , H01L23/5386 , H01L23/5387 , H01L24/50 , H01L24/86 , H01L25/00 , H01L25/0655 , H01L2224/0405 , H01L2224/04105 , H01L2224/05568 , H01L2224/056 , H01L2224/05647 , H01L2224/29078 , H01L2224/86203 , H01L2224/86815 , H05K1/185 , Y10T29/49155 , H01L2924/00014 , H01L2924/014
Abstract: A microelectronic package of the present description may comprises a first microelectronic device having at least one row of connection structures electrically connected thereto and a second microelectronic device having at least one row of connection structures electrically connected thereto, wherein the connection structures within the at least one first microelectronic device row are aligned with corresponding connection structures within the at least one second microelectronic device row in an x-direction. An interconnect comprising an interconnect substrate having a plurality of electrically isolated conductive traces extending in the x-direction on a first surface of the interconnect substrate may be attached to the at least one first microelectronic device connection structure row and the at least one second microelectronic device connection structure row, such that at least one interconnect conductive trace forms a connection between a first microelectronic device connection structure and its corresponding second microelectronic device connection structure.
-
公开(公告)号:US20170301625A1
公开(公告)日:2017-10-19
申请号:US15636117
申请日:2017-06-28
Applicant: Intel Corporation
Inventor: Ravindranath V. Mahajan , Christopher J. Nelson , Omkar G. Karhade , Feras Eid , Nitin A. Deshpande , Shawna M. Liff
IPC: H01L23/538 , H01L23/31 , H01L23/367 , H01L25/065
CPC classification number: H01L23/5381 , H01L21/563 , H01L21/568 , H01L23/145 , H01L23/3114 , H01L23/3128 , H01L23/367 , H01L23/3675 , H01L23/4334 , H01L23/49816 , H01L23/49827 , H01L23/5389 , H01L24/16 , H01L24/17 , H01L24/19 , H01L24/24 , H01L24/73 , H01L24/81 , H01L24/92 , H01L25/0657 , H01L25/165 , H01L25/50 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2224/16265 , H01L2224/17181 , H01L2224/24145 , H01L2224/24245 , H01L2224/291 , H01L2224/29109 , H01L2224/29111 , H01L2224/29113 , H01L2224/29116 , H01L2224/2912 , H01L2224/29139 , H01L2224/29144 , H01L2224/2919 , H01L2224/32225 , H01L2224/32245 , H01L2224/73209 , H01L2224/73253 , H01L2224/73259 , H01L2224/73267 , H01L2224/81005 , H01L2224/92124 , H01L2224/92224 , H01L2224/92242 , H01L2224/92244 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06565 , H01L2924/12042 , H01L2924/1432 , H01L2924/1433 , H01L2924/1434 , H01L2924/15192 , H01L2924/181 , H01L2924/18161 , H01L2924/18162 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19104 , H01L2924/014 , H01L2924/00 , H01L2924/0665
Abstract: Embodiments of the present disclosure are directed towards an integrated circuit (IC) package having first and second dies with first and second input/output (I/O) interconnect structures, respectively. The IC package may include a bridge having first and second electrical routing features coupled to a portion of the first and second I/O interconnect structures, respectively. In embodiments, the first and second electrical routing features may be disposed on one side of the bridge; and third electrical routing features may be disposed on an opposite side. The first and second electrical routing features may be configured to route electrical signals between the first die and the second die and the third electrical routing features may be configured to route electrical signals between the one side and the opposite side. The first die, the second die, and the bridge may be embedded in electrically insulating material. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20160300824A1
公开(公告)日:2016-10-13
申请号:US15183179
申请日:2016-06-15
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , John S. Guzek , Johanna M. Swan , Christopher J. Nelson , Nitin A. Deshpande , William J. Lambert , Charles A. Gealer , Feras Eid , Islam A. Salama , Kemal Aygun , Sasha N. Oster , Tyler N. Osborn
IPC: H01L25/16 , H01L23/538 , H01L23/00 , H01L25/065
CPC classification number: H01L25/16 , H01L23/5383 , H01L23/5386 , H01L23/5387 , H01L24/50 , H01L24/86 , H01L25/00 , H01L25/0655 , H01L2224/0405 , H01L2224/04105 , H01L2224/05568 , H01L2224/056 , H01L2224/05647 , H01L2224/29078 , H01L2224/86203 , H01L2224/86815 , H05K1/185 , Y10T29/49155 , H01L2924/00014 , H01L2924/014
Abstract: A microelectronic package of the present description may comprises a first microelectronic device having at least one row of connection structures electrically connected thereto and a second microelectronic device having at least one row of connection structures electrically connected thereto, wherein the connection structures within the at least one first microelectronic device row are aligned with corresponding connection structures within the at least one second microelectronic device row in an x-direction. An interconnect comprising an interconnect substrate having a plurality of electrically isolated conductive traces extending in the x-direction on a first surface of the interconnect substrate may be attached to the at least one first microelectronic device connection structure row and the at least one second microelectronic device connection structure row, such that at least one interconnect conductive trace forms a connection between a first microelectronic device connection structure and its corresponding second microelectronic device connection structure.
-
公开(公告)号:US12243792B2
公开(公告)日:2025-03-04
申请号:US17129135
申请日:2020-12-21
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Xiaoxuan Sun , Nitin A. Deshpande , Sairam Agraharam
IPC: H01L23/31 , H01L23/00 , H01L23/29 , H01L23/498 , H01L23/538 , H01L25/065 , H01L25/18
Abstract: Disclosed herein are microelectronic structures including bridges, as well as related assemblies and methods. In some embodiments, a microelectronic structure may include a substrate and a bridge.
-
公开(公告)号:US20250006695A1
公开(公告)日:2025-01-02
申请号:US18344260
申请日:2023-06-29
Applicant: Intel Corporation
Inventor: Bhaskar Jyoti Krishnatreya , Adel A. Elsherbini , Brandon M. Rawlings , Kimin Jun , Omkar G. Karhade , Mohit Bhatia , Nitin A. Deshpande , Prashant Majhi , Johanna M. Swan
IPC: H01L25/065 , H01L23/00 , H01L23/31 , H01L23/48
Abstract: Microelectronic assemblies, related devices and methods, are disclosed herein. In some embodiments, a microelectronic assembly may include a first layer with a first die having a first contact; a second die having a second contact; and a pad layer, on the first and second dies, including a first pad and a second pad, where the first pad is coupled to and offset from the first contact in a first direction, and the second pad is coupled to and is offset from the second contact in a second direction different than the first direction; and a second layer including a third die having third and fourth contacts, where the first layer is coupled to the second layer by metal-to-metal bonds and fusion bonds, the first contact is coupled to the third contact by the first pad, and the second contact is coupled to the fourth contact by the second pad.
-
公开(公告)号:US20250006651A1
公开(公告)日:2025-01-02
申请号:US18345820
申请日:2023-06-30
Applicant: Intel Corporation
Inventor: Omkar G. Karhade , Nitin A. Deshpande , Francisco Maya , Khant Minn , Suresh V. Pothukuchi , Arnab Sarkar , Mohit Bhatia , Bhaskar Jyoti Krishnatreya , Siyan Dong
IPC: H01L23/544 , H01L23/00
Abstract: An apparatus comprising a first integrated circuit device, the first integrated circuit device comprising a fiducial having a length size greater than a width size of the fiducial, wherein the fiducial comprises at least one first area and at least one second area, wherein the at least one first area is to stop light from a light source and the at least one second area is to pass light from the light source during a determination of an alignment between the first integrated circuit device and a second integrated circuit device.
-
-
-
-
-
-
-
-
-