Methods of forming replacement gate structures on transistor devices

    公开(公告)号:US10453936B2

    公开(公告)日:2019-10-22

    申请号:US15797837

    申请日:2017-10-30

    Abstract: One illustrative method disclosed herein includes, among other things, forming a sacrificial gate structure above a semiconductor substrate, the sacrificial gate structure comprising a sacrificial gate insulation layer and a sacrificial gate electrode material, performing a first gate-cut etching process to thereby form an opening in the sacrificial gate electrode material and forming an internal sidewall spacer in the opening. In this example, the method also includes, after forming the internal sidewall spacer, performing a second gate-cut etching process through the opening, the second gate-cut etching process being adapted to remove the sacrificial gate electrode material, performing an oxidizing anneal process and forming an insulating material in at least the opening.

    Advanced self-aligned patterning process with sit spacer as a final dielectric etch hardmask

    公开(公告)号:US09704746B1

    公开(公告)日:2017-07-11

    申请号:US15235892

    申请日:2016-08-12

    CPC classification number: H01L21/76802 H01L21/0337 H01L21/31144

    Abstract: A method of forming a metallization layer by ASAP is provided. Embodiments include forming an ULK layer; forming a SAC SiN layer over the ULK layer; forming mandrels directly on the SAC SiN layer; cutting the mandrels; selectively etching the SAC SiN layer across the cut mandrels, forming first trenches; filling the first trenches with a metal oxide; forming a conformal metal oxide layer over the cut mandrels, the metal oxide, and the SAC SiN layer; removing horizontal portions of the conformal metal oxide layer over the cut mandrels and the SAC SiN layer; removing the cut mandrels; removing exposed portions of the SAC SiN layer and etching the underlying ULK layer, forming second trenches; and stripping a remainder of the metal oxide, conformal metal oxide layer, and SAC SiN layer.

    Method for eliminating interlayer dielectric dishing and controlling gate height uniformity
    29.
    发明授权
    Method for eliminating interlayer dielectric dishing and controlling gate height uniformity 有权
    消除层间电介质凹陷和控制栅极高度均匀性的方法

    公开(公告)号:US09589807B1

    公开(公告)日:2017-03-07

    申请号:US15164146

    申请日:2016-05-25

    Abstract: A method for eliminating interlayer dielectric (ILD) dishing and controlling gate height uniformity is provided. Embodiments include forming a plurality of polysilicon gates over a substrate, each gate having spacers formed on sides of the polysilicon gates and a nitride cap formed on an upper surface; forming a gapfill material between adjacent polysilicon gates; forming an oxide over the gapfill material between the adjacent polysilicon gates; removing the nitride caps; removing a portion of the oxide between the adjacent polysilicon gates, forming a recess; and forming an ILD cap layer in the recess between the adjacent polysilicon gates.

    Abstract translation: 提供消除层间电介质(ILD)凹陷并控制栅极高度均匀性的方法。 实施例包括在衬底上形成多个多晶硅栅极,每个栅极具有形成在多晶硅栅极侧面上的隔离物和形成在上表面上的氮化物盖; 在相邻的多晶硅栅极之间形成间隙填充材料; 在相邻的多晶硅栅极之间的间隙填充材料上形成氧化物; 去除氮化物盖; 去除相邻多晶硅栅极之间的氧化物的一部分,形成凹陷; 以及在相邻的多晶硅栅极之间的凹槽中形成ILD覆盖层。

Patent Agency Ranking