SEMICONDUCTOR DEVICE AND A FABRICATION METHOD THEREOF
    42.
    发明申请
    SEMICONDUCTOR DEVICE AND A FABRICATION METHOD THEREOF 有权
    半导体器件及其制造方法

    公开(公告)号:US20170047422A1

    公开(公告)日:2017-02-16

    申请号:US14855357

    申请日:2015-09-15

    Abstract: A semiconductor device includes a substrate, gate electrodes, spacers and contact structures. The gate electrodes are disposed on the substrate, and the spacers are disposed on the sidewalls of the gate electrodes. Each of the spacers has an inner sidewall and an outer sidewall. The contact structure is disposed between the gate electrodes, and its bottom is in direct contact with all the region of the outer sidewall of the spacers.

    Abstract translation: 半导体器件包括衬底,栅电极,间隔物和接触结构。 栅电极设置在衬底上,并且间隔物设置在栅电极的侧壁上。 每个间隔件具有内侧壁和外侧壁。 接触结构设置在栅电极之间,其底部与间隔物的外侧壁的所有区域直接接触。

    Semiconductor devices having metal gate and method for manufacturing semiconductor devices having metal gate
    45.
    发明授权
    Semiconductor devices having metal gate and method for manufacturing semiconductor devices having metal gate 有权
    具有金属栅极的半导体器件和具有金属栅极的半导体器件的制造方法

    公开(公告)号:US09530778B1

    公开(公告)日:2016-12-27

    申请号:US14834439

    申请日:2015-08-25

    Abstract: Semiconductor devices having metal gate include a substrate, a first nFET device formed thereon, and a second nFET device formed thereon. The first nFET device includes a first n-metal gate, and the first n-metal gate includes a third bottom barrier metal layer and an n type work function metal layer. The n type work function metal layer directly contacts the third bottom barrier layer. The second nFET device includes a second n-metal gate and the second n-metal gate includes a second bottom barrier metal layer, the n type work function metal layer, and a third p type work function metal layer sandwiched between the second bottom barrier metal layer and the n type work function metal layer. The third p type work function metal layer of the second nFET device and the third bottom barrier metal layer of the first nFET device include a same material.

    Abstract translation: 具有金属栅极的半导体器件包括衬底,其上形成的第一nFET器件和形成在其上的第二nFET器件。 第一nFET器件包括第一n型金属栅极,并且第一n型金属栅极包括第三底部阻挡金属层和n型功函数金属层。 n型功函数金属层直接接触第三底层阻挡层。 第二nFET器件包括第二n型金属栅极,第二n型金属栅极包括第二底部阻挡金属层,n型功函数金属层和夹在第二底部阻挡金属之间的第三p型功函数金属层 层和n型功函数金属层。 第二nFET器件的第三p型功函数金属层和第一nFET器件的第三底阻挡金属层包括相同的材料。

    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE
    46.
    发明申请
    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE 审中-公开
    制造半导体器件的方法

    公开(公告)号:US20160260636A1

    公开(公告)日:2016-09-08

    申请号:US14672255

    申请日:2015-03-30

    Inventor: Chien-Ting Lin

    Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a first region, a second region, and a third region defined thereon; forming a plurality of fin-shaped structures on the first region, the second region, and the third region of the substrate; performing a first fin-cut process to form a first fin-shaped structure on the first region, a second fin-shaped structure on the second region, and a third fin-shaped structure on the third region, wherein the height of the first fins-shaped structure is different from the heights of the second fin-shaped structure and the third fin-shaped structure; and performing a second fin-cut process to lower the height of the third fin-shaped structure.

    Abstract translation: 公开了半导体器件的制造方法。 该方法包括以下步骤:提供具有第一区域,第二区域和限定在其上的第三区域的衬底; 在所述基板的所述第一区域,所述第二区域和所述第三区域上形成多个鳍状结构; 执行第一切割处理以在第一区域上形成第一鳍状结构,在第二区域上形成第二鳍状结构,在第三区域上形成第三鳍​​状结构,其中第一鳍片 形结构与第二鳍状结构和第三鳍状结构的高度不同; 以及执行第二鳍片切割工艺以降低所述第三鳍状结构的高度。

    Manufacturing method of non-planar FET
    47.
    发明授权
    Manufacturing method of non-planar FET 有权
    非平面FET的制造方法

    公开(公告)号:US09312365B2

    公开(公告)日:2016-04-12

    申请号:US14487103

    申请日:2014-09-16

    CPC classification number: H01L29/66795 H01L29/51 H01L29/66818 H01L29/785

    Abstract: The present invention provides a non-planar FET which includes a substrate, a fin structure, a sub spacer, a gate, a dielectric layer and a source/drain region. The fin structure is disposed on the substrate. The sub spacer is disposed only on a middle sidewall of the fin structure. The gate is disposed on the fin structure. The dielectric layer is disposed between the fin structure and the gate. The source/drain region is disposed in the fin structure. The present invention further provides a method of forming the same.

    Abstract translation: 本发明提供一种非平面FET,其包括基板,鳍结构,子间隔物,栅极,电介质层和源极/漏极区域。 翅片结构设置在基板上。 子间隔件仅设置在翅片结构的中间侧壁上。 门设置在翅片结构上。 介电层设置在翅片结构和栅极之间。 源/漏区设置在鳍结构中。 本发明还提供一种形成该方法的方法。

    Metal gate structure
    49.
    发明授权
    Metal gate structure 有权
    金属门结构

    公开(公告)号:US09263540B1

    公开(公告)日:2016-02-16

    申请号:US14852624

    申请日:2015-09-13

    Abstract: The metal gate structure includes at least a substrate, a dielectric layer, first and second trenches, first metal layer and second metal layers, and two cap layers. In particular, the dielectric layer is disposed on the substrate, and the first and second trenches are disposed in the dielectric layer. The width of the first trench is less than the width of the second trench. The first and second metal layers are respectively disposed in the first trench and the second trench, and the height of the first metal layer is less than or equal to the height of the second metal layer. The cap layers are respectively disposed in a top surface of the first metal layer and a top surface of the second metal layer.

    Abstract translation: 金属栅极结构至少包括衬底,电介质层,第一和第二沟槽,第一金属层和第二金属层以及两个盖层。 特别地,介电层设置在基板上,并且第一和第二沟槽设置在电介质层中。 第一沟槽的宽度小于第二沟槽的宽度。 第一和第二金属层分别设置在第一沟槽和第二沟槽中,第一金属层的高度小于或等于第二金属层的高度。 盖层分别设置在第一金属层的顶表面和第二金属层的顶表面中。

    Metal gate transistor
    50.
    发明授权
    Metal gate transistor 有权
    金属栅晶体管

    公开(公告)号:US09196546B2

    公开(公告)日:2015-11-24

    申请号:US14025833

    申请日:2013-09-13

    Abstract: A metal gate transistor is disclosed. The metal gate transistor includes a substrate, a metal gate on the substrate, and a source/drain region in the substrate. The metal gate further includes a high-k dielectric layer, a bottom barrier metal (BBM) layer on the high-k dielectric layer, a first work function layer on the BBM layer, a second work function layer between the BBM layer and the first work function layer, and a low resistance metal layer on the first work function layer. Preferably, the first work function layer includes a p-type work function layer and the second work function layer includes a n-type work function layer.

    Abstract translation: 公开了一种金属栅极晶体管。 金属栅极晶体管包括衬底,衬底上的金属栅极和衬底中的源极/漏极区域。 金属栅极还包括高k电介质层,高k电介质层上的底部阻挡金属(BBM)层,BBM层上的第一功函数层,BBM层和第一层之间的第二功函数层 功函数层,第一功函数层上的低电阻金属层。 优选地,第一功函数层包括p型功函数层,第二功函数层包括n型功函数层。

Patent Agency Ranking