Semiconductor memory device and structure

    公开(公告)号:US11937422B2

    公开(公告)日:2024-03-19

    申请号:US17367385

    申请日:2021-07-04

    CPC classification number: H10B41/27 G11C5/025 H01L23/5384 H10B43/27

    Abstract: A 3D semiconductor device, the device including: a first level including first single crystal transistors; and a second level including second single crystal transistors, where the first level is overlaid by the second level, where a vertical distance from the first single crystal transistors to the second single crystal transistors is less than eight microns, where the second level includes a layer transferred and bonded level, where the bonded includes oxide to oxide bonds, where the first level includes a plurality of processors, and where the second level includes a plurality of memory cells.

    3D semiconductor device and structure with metal layers

    公开(公告)号:US11923374B2

    公开(公告)日:2024-03-05

    申请号:US18234784

    申请日:2023-08-16

    Abstract: A semiconductor device, the device including: a first silicon layer including a first single crystal silicon layer; a plurality of first transistors each including a single crystal channel; a first metal layer disposed over the plurality of first transistors; a second metal layer disposed over the first metal layer; a third metal layer disposed over the second metal layer; a second level including a plurality of second transistors, the second level disposed over the third metal layer; a fourth metal layer disposed over the second level; a fifth metal layer disposed over the fourth metal layer; a via disposed through the second level, where at least one of the plurality of second transistors includes a metal gate, where an average thickness of the fifth metal layer is greater than an average thickness of the third metal layer by at least 50%; and at least one Electrostatic discharge (“ESD”) structure.

Patent Agency Ranking