-
公开(公告)号:US20230077486A1
公开(公告)日:2023-03-16
申请号:US17473111
申请日:2021-09-13
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Brandon C. MARIN , Aleksandar ALEKSOV , Srinivas V. PIETAMBARAM , Leonel ARANA
IPC: H01L23/495 , H01L23/48 , H01L23/15
Abstract: Embodiments disclosed herein include a package substrate. In an embodiment, the package substrate comprises a core with a first surface and a second surface, where the core comprises glass. In an embodiment, a first via is through the core, where the first via comprise a conductive material, and a film over the first surface of the core, where the film is an adhesive. In an embodiment, a second via is through the film, where the second via comprises a conductive material, where the second via contacts the first via. In an embodiment, a centerline of the second via is aligned with a centerline of the first via. In an embodiment, a buildup layer is over the film.
-
52.
公开(公告)号:US20220196914A1
公开(公告)日:2022-06-23
申请号:US17131678
申请日:2020-12-22
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Hiroki TANAKA , Brandon C. MARIN , Srinivas V. PIETAMBARAM , Gang DUAN , Bai NIE , Haobo CHEN , Zhichao ZHANG , Sai VADLAMANI , Aleksandar ALEKSOV
IPC: G02B6/12 , H01L23/48 , G02B6/02 , H01L25/065
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such structures. In an embodiment, an electronic package comprises a package substrate, a first die over the package substrate, and a second die over the package substrate. In an embodiment, the electronic package further comprises an optical waveguide on the package substrate. In an embodiment, a first end of the optical waveguide is below the first die and a second end of the optical waveguide is below the second die. In an embodiment, the optical waveguide communicatively couples the first die to the second die.
-
53.
公开(公告)号:US20220187549A1
公开(公告)日:2022-06-16
申请号:US17122352
申请日:2020-12-15
Applicant: Intel Corporation
Inventor: Hiroki TANAKA , Brandon C. MARIN , Kristof DARMAWKARTA , Robert Alan MAY , Sri Ranga Sai BOYAPATI , Srinivas V. PIETAMBARAM
IPC: G02B6/42
Abstract: Embodiments disclosed herein include photonics package with Faraday rotators to improve efficiency. In an embodiment, a photonics package comprises a package substrate and a compute die over the package substrate. In an embodiment, the photonics package further comprises a photonics die over the package substrate. In an embodiment, the compute die is communicatively coupled to the photonics die by a bridge in the package substrate. In an embodiment, the photonics package further comprises an integrated heat spreader (IHS) over the package substrate, and a Faraday rotator passing through the IHS and optically coupled to the photonics die.
-
公开(公告)号:US20190393172A1
公开(公告)日:2019-12-26
申请号:US16481392
申请日:2017-03-30
Applicant: Intel Corporation
Inventor: Srinivas V. PIETAMBARAM , Rahul N. MANEPALLI , Kristof Kuwawi DARMAWIKARTA , Robert Alan MAY , Aleksandar ALEKSOV , Telesphor KAMGAING
Abstract: Semiconductor packages having a die electrically connected to an antenna by a coaxial interconnect are described. In an example, a semiconductor package includes a molded layer between a first antenna patch and a second antenna patch of the antenna. The first patch may be electrically connected to the coaxial interconnect, and the second patch may be mounted on the molded layer. The molded layer may be formed from a molding compound, and may have a stiffness to resist warpage during fabrication and use of the semiconductor package.
-
公开(公告)号:US20180005945A1
公开(公告)日:2018-01-04
申请号:US15197577
申请日:2016-06-29
Applicant: Intel Corporation
Inventor: Srinivas V. PIETAMBARAM , Rahul N. MANEPALLI
IPC: H01L23/538 , H01L23/528 , H01L23/522 , H01L23/00 , H01L25/00 , H01L25/065
CPC classification number: H01L23/5381 , H01L23/5226 , H01L23/5283 , H01L24/11 , H01L24/13 , H01L24/16 , H01L24/17 , H01L24/81 , H01L25/0655 , H01L25/50 , H01L2224/13155 , H01L2224/13599 , H01L2224/16227 , H01L2224/16235 , H01L2224/81192 , H01L2924/15192
Abstract: Embodiments are generally directed to cavity generation for an embedded interconnect bridge utilizing a temporary structure. An embodiment of a package includes a substrate; a silicon interconnect bridge including a plurality of interconnections, the interconnect bridge being embedded in the substrate; and a plurality of contacts on a surface of the substrate, the plurality of contacts being coupled with the plurality of interconnections of the interconnect bridge. The interconnect bridge is bonded in a cavity in the substrate, the cavity being formed by removal of at least one temporary structure from the substrate.
-
公开(公告)号:US20250038114A1
公开(公告)日:2025-01-30
申请号:US18918478
申请日:2024-10-17
Applicant: Intel Corporation
Inventor: Srinivas V. PIETAMBARAM , Rahul N. MANEPALLI
IPC: H01L23/538 , H01L21/48 , H01L23/00 , H01L23/498 , H01L25/065
Abstract: Electrical interconnect bridge technology is disclosed. An electrical interconnect bridge can include a bridge substrate formed of a mold compound material. The electrical interconnect bridge can also include a plurality of routing layers within the bridge substrate, each routing layer having a plurality of fine line and space (FLS) traces. In addition, the electrical interconnect bridge can include a via extending through the substrate and electrically coupling at least one of the FLS traces in one of the routing layers to at least one of the FLS traces in another of the routing layers.
-
公开(公告)号:US20240339412A1
公开(公告)日:2024-10-10
申请号:US18130584
申请日:2023-04-04
Applicant: Intel Corporation
Inventor: Cary KULIASHA , Brandon C. MARIN , Kristof DARMAWIKARTA , Srinivas V. PIETAMBARAM
IPC: H01L23/538 , H01L23/64 , H01L25/065
CPC classification number: H01L23/5386 , H01L23/5384 , H01L23/645 , H01L25/0655 , H01L24/16 , H01L2224/16235 , H01L2924/1511
Abstract: Embodiments disclosed herein include an interconnect bridge. In an embodiment, the interconnect bridge comprises a substrate, and a first trace on the substrate. In an embodiment, a first layer is on the first trace, where the first layer comprises a magnetic material. In an embodiment, a second layer is over the substrate, where the second layer comprises an insulating material. In an embodiment, a second trace is embedded in the second layer.
-
公开(公告)号:US20240312853A1
公开(公告)日:2024-09-19
申请号:US18121331
申请日:2023-03-14
Applicant: Intel Corporation
Inventor: Sashi S. KANDANUR , Srinivas V. PIETAMBARAM , Darko GRUJICIC , Brandon C. MARIN , Suddhasattwa NAD , Benjamin DUONG , Gang DUAN , Mohammad Mamunur RAHMAN , Numair AHMED
IPC: H01L23/15 , H01L23/498
CPC classification number: H01L23/15 , H01L23/49816 , H01L23/49822 , H01L23/49827 , H01L23/49838
Abstract: Embodiments herein relate to systems, apparatuses, techniques and/or processes for creating a substrate out of a plurality of layers of glass, where the substrate includes one or more vias that extend through each of the plurality of layers of glass. In embodiments, a high aspect ratio via may be constructed through the substrate by electrically coupling the individual vias. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20240217216A1
公开(公告)日:2024-07-04
申请号:US18091028
申请日:2022-12-29
Applicant: INTEL CORPORATION
Inventor: Kristof DARMAWIKARTA , Tarek A. IBRAHIM , Srinivas V. PIETAMBARAM , Dilan SENEVIRATNE , Jieying KONG , Thomas HEATON , Whitney BRYKS , Vinith BEJUGAM , Junxin WANG , Gang DUAN
CPC classification number: B32B17/10642 , B32B7/12 , B32B17/02 , B65D85/48 , B32B2260/04 , B32B2307/202 , B32B2457/00
Abstract: Embodiments disclosed herein include package substrates with glass stiffeners. In an embodiment, the package substrate comprises a first layer, where the first layer comprises glass. In an embodiment, the package substrate comprises a second layer over the first layer, where the second layer is a buildup film. In an embodiment, the package substrate further comprises an electrically conductive interconnect structure through the first layer and the second layer.
-
公开(公告)号:US20240213156A1
公开(公告)日:2024-06-27
申请号:US18089491
申请日:2022-12-27
Applicant: Intel Corporation
Inventor: Kristof DARMAWIKARTA , Srinivas V. PIETAMBARAM , Gang DUAN , Tarek A. IBRAHIM , Aaron GARELICK , Srikant NEKKANTY , Ravindranath V. MAHAJAN , Rahul N. MANEPALLI
IPC: H01L23/532 , H01L23/00 , H01L23/15 , H01L23/498 , H01L23/522 , H01L23/535 , H01L23/64 , H01L25/065
CPC classification number: H01L23/53209 , H01L23/15 , H01L23/49816 , H01L23/5226 , H01L23/535 , H01L23/642 , H01L24/05 , H01L24/29 , H01L25/0655 , H01L2224/04026 , H01L2224/05567 , H01L2224/29007 , H01L2224/29021 , H01L2224/29101 , H01L2924/1436 , H01L2924/15321
Abstract: Embodiments disclosed herein include package substrates. In an embodiment, the package substrate comprises a core and buildup layers over the core. In an embodiment, a pad is provided on the buildup layers. In an embodiment, a liquid metal well is over the pad.
-
-
-
-
-
-
-
-
-