MULTI-CHIP PACKAGE STRUCTURE
    1.
    发明申请
    MULTI-CHIP PACKAGE STRUCTURE 审中-公开
    多芯片包装结构

    公开(公告)号:US20070052082A1

    公开(公告)日:2007-03-08

    申请号:US11306818

    申请日:2006-01-12

    IPC分类号: H01L23/02

    摘要: A multi-chip package structure including a carrier, a first chip having an active surface and a rear surface, multiple bumps, a second chip, multiple first bonding wires, a package unit disposed above the first chip, a spacer disposed between the package unit and the first chip, multiple second bonding wires, and an encapsulant is provided. The bumps are disposed between the active surface and the carrier to electrically connect the first chip and the carrier. The second chip is disposed on the rear surface of the first chip. The first bonding wires electrically connect the second chip and the carrier. The second bonding wires electrically connect the package unit and the carrier. The encapsulant is disposed on the carrier to encapsulate the first chip, the second chip, at least a portion of the package unit, the bumps, the spacer, the first bonding wires and the second bonding wires.

    摘要翻译: 一种包括载体,具有活性表面的第一芯片和后表面的多芯片封装结构,多个凸点,第二芯片,多个第一接合线,设置在第一芯片上方的封装单元,设置在封装单元之间的间隔件 并提供第一芯片,多个第二接合线和密封剂。 凸起设置在有源表面和载体之间以电连接第一芯片和载体。 第二芯片设置在第一芯片的后表面上。 第一接合线将第二芯片和载体电连接。 第二接合线将封装单元和载体电连接。 密封剂设置在载体上以封装第一芯片,第二芯片,封装单元的至少一部分,凸块,间隔件,第一接合线和第二接合线。

    Manufacturing method of package substrate
    3.
    发明授权
    Manufacturing method of package substrate 有权
    封装衬底的制造方法

    公开(公告)号:US07565737B2

    公开(公告)日:2009-07-28

    申请号:US11947791

    申请日:2007-11-30

    申请人: Chih-Ming Chung

    发明人: Chih-Ming Chung

    IPC分类号: H05K3/30

    摘要: A package substrate for carrying a chip with a plurality of bumps thereon is provided. The package substrate includes a first substrate, and an interposer. The first substrate has a first circuit layer disposed on a surface thereof. The interposer includes a second substrate and a second circuit layer formed thereon. The second circuit layer comprises a plurality of bonding pads and traces. The traces are electrically connected to the corresponding bonding pads. Furthermore, the bonding pads are used for being connected to the bumps. The second circuit layer of the interposer is physically and electrically connected to the first circuit layer of the first substrate, and the second substrate and the first substrate are made of different materials.

    摘要翻译: 提供了用于承载具有多个凸块的芯片的封装基板。 封装衬底包括第一衬底和中介层。 第一基板具有设置在其表面上的第一电路层。 插入器包括形成在其上的第二基板和第二电路层。 第二电路层包括多个接合焊盘和迹线。 迹线电连接到相应的焊盘。 此外,接合焊盘用于连接到凸块。 插入器的第二电路层物理地和电连接到第一衬底的第一电路层,第二衬底和第一衬底由不同的材料制成。

    Chip package structure, package substrate and manufacturing method thereof
    4.
    发明授权
    Chip package structure, package substrate and manufacturing method thereof 有权
    芯片封装结构,封装基板及其制造方法

    公开(公告)号:US07327018B2

    公开(公告)日:2008-02-05

    申请号:US11163276

    申请日:2005-10-12

    申请人: Chih-Ming Chung

    发明人: Chih-Ming Chung

    IPC分类号: H01L23/02

    摘要: A package substrate for carrying a chip with a plurality of bumps thereon is provided. The package substrate includes a first substrate, and an interposer. The first substrate has a first circuit layer disposed on a surface thereof. The interposer includes a second substrate and a second circuit layer formed thereon. The second circuit layer comprises a plurality of bonding pads and traces. The traces are electrically connected to the corresponding bonding pads. Furthermore, the bonding pads are used for being connected to the bumps. The second circuit layer of the interposer is physically and electrically connected to the first circuit layer of the first substrate, and the second substrate and the first substrate are made of different materials.

    摘要翻译: 提供了用于承载具有多个凸块的芯片的封装基板。 封装衬底包括第一衬底和中介层。 第一基板具有设置在其表面上的第一电路层。 插入器包括形成在其上的第二基板和第二电路层。 第二电路层包括多个接合焊盘和迹线。 迹线电连接到相应的焊盘。 此外,接合焊盘用于连接到凸块。 插入器的第二电路层物理地和电连接到第一衬底的第一电路层,第二衬底和第一衬底由不同的材料制成。

    Chip-scale semiconductor package
    8.
    发明授权
    Chip-scale semiconductor package 有权
    芯片级半导体封装

    公开(公告)号:US06150730A

    公开(公告)日:2000-11-21

    申请号:US349231

    申请日:1999-07-08

    摘要: A chip-scale semiconductor package mainly includes a semiconductor chip, a substrate and a package body. Said chip is attached onto said substrate by an adhesive layer. Said chip has a plurality of bonding pads formed thereon. Said adhesive layer has an aperture corresponding to the bonding pads of said chip such that the bonding pads can be exposed within an aperture. Said substrate has several through-holes respectively corresponding to the bonding pads of said chip and parts of the area around the edge of said chip for dispensing of encapsulant after the soldering of leads of said substrate to the bonding pads of said chip. The encapsulant dispensed into the through-holes can flow from the surface of said chip to the edge thereof. Said package body has one portion provided within the through-hole of said substrate and another portion provided around the edge of said chip whereby encapsulation process is accomplished without having to turn the whole semiconductor package device.

    摘要翻译: 芯片级半导体封装主要包括半导体芯片,基板和封装体。 所述芯片通过粘合剂层附着在所述基板上。 所述芯片具有形成在其上的多个接合焊盘。 所述粘合剂层具有对应于所述芯片的焊盘的孔,使得焊盘可以暴露在孔内。 所述衬底具有分别对应于所述芯片的焊盘和所述芯片的边缘周围区域的部分的多个通孔,用于在将所述衬底的引线焊接到所述芯片的焊盘之后分配密封剂。 分配到通孔中的密封剂可以从所述芯片的表面流动到其边缘。 所述封装体具有设置在所述基板的通孔内的一部分和设置在所述芯片的边缘周围的另一部分,从而实现封装处理而不必转动整个半导体封装器件。