Circuit board and method for manufacturing thereof
    1.
    发明授权
    Circuit board and method for manufacturing thereof 有权
    电路板及其制造方法

    公开(公告)号:US08124880B2

    公开(公告)日:2012-02-28

    申请号:US11976207

    申请日:2007-10-22

    IPC分类号: H05K1/03

    摘要: A method of manufacturing a circuit board that includes: forming a conductive relievo pattern, including a first plating layer, a first metal layer, and a second plating layer stacked sequentially in correspondence with a first circuit pattern, on a seed layer stacked on a carrier; stacking and pressing together the carrier and an insulator, such that a surface of the carrier having the conductive relievo pattern faces the insulator; transcribing the conductive relievo pattern into the insulator by removing the carrier; forming a conduction pattern, including a third plating layer and a second metal layer stacked sequentially in correspondence with a second circuit pattern, on the surface of the insulator having the conductive relievo pattern transcribed; removing the first plating layer and seed layer; and removing the first and second metal layers, can provide a circuit board that has high-density circuit patterns without an increased amount of insulator.

    摘要翻译: 一种电路板的制造方法,其特征在于,包括:在堆叠在载体上的种子层上,形成导电消除图案,所述导电解像图案包括依次与第一电路图案对应地层叠的第一镀层,第一金属层和第二镀层 ; 将载体和绝缘体堆叠并压在一起,使得具有导电缓冲图案的载体的表面面向绝缘体; 通过移除载体将导电释放图案转印到绝缘体中; 在具有转印的导电消除图案的绝缘体的表面上形成包括与第二电路图案顺序堆叠的第三镀层和第二金属层的导电图案; 去除第一镀层和籽晶层; 并且去除第一和第二金属层可以提供具有高密度电路图案而不增加绝缘体量的电路板。

    Carrier and method for manufacturing printed circuit board
    8.
    发明申请
    Carrier and method for manufacturing printed circuit board 审中-公开
    载体和制造印刷电路板的方法

    公开(公告)号:US20090011220A1

    公开(公告)日:2009-01-08

    申请号:US12153155

    申请日:2008-05-14

    摘要: A carrier and a method for manufacturing a printed circuit board are disclosed. The method for manufacturing a printed circuit board may include: forming a first circuit pattern on each of a pair of release layers, which are attached respectively to either side of a base layer by adhesive layers; detaching the pair of release layers from the base layer; stacking and pressing the pair of release layers onto either side of an insulation substrate such that the first circuit patterns are buried in the insulation substrate; and separating the pair of release layers. By forming a circuit pattern on each of a pair of release layers with a single process, and transferring the circuit pattern into each side of an insulation substrate, the manufacturing process can be shortened and circuit patterns can be formed to a high density.

    摘要翻译: 公开了载体和制造印刷电路板的方法。 制造印刷电路板的方法可以包括:在一对剥离层中的每一个上形成第一电路图案,其分别通过粘合剂层附着在基层的任一侧; 将一对释放层从基层分离; 堆叠并将一对释放层压在绝缘基板的任一侧上,使得第一电路图案被埋在绝缘基板中; 并分离一对释放层。 通过利用单一工艺在一对释放层的每一个上形成电路图案,并将电路图案转移到绝缘基板的每一侧,可以缩短制造工艺并且可以以高密度形成电路图案。

    Circuit board and method for manufaturing thereof
    10.
    发明申请
    Circuit board and method for manufaturing thereof 有权
    电路板及其制造方法

    公开(公告)号:US20080264676A1

    公开(公告)日:2008-10-30

    申请号:US11976207

    申请日:2007-10-22

    IPC分类号: H05K1/00

    摘要: A method of manufacturing a circuit board that includes: forming a conductive relievo pattern, including a first plating layer, a first metal layer, and a second plating layer stacked sequentially in correspondence with a first circuit pattern, on a seed layer stacked on a carrier; stacking and pressing together the carrier and an insulator, such that a surface of the carrier having the conductive relievo pattern faces the insulator; transcribing the conductive relievo pattern into the insulator by removing the carrier; forming a conduction pattern, including a third plating layer and a second metal layer stacked sequentially in correspondence with a second circuit pattern, on the surface of the insulator having the conductive relievo pattern transcribed; removing the first plating layer and seed layer; and removing the first and second metal layers, can provide a circuit board that has high-density circuit patterns without an increased amount of insulator.

    摘要翻译: 一种电路板的制造方法,其特征在于,包括:在堆叠在载体上的种子层上,形成导电消除图案,所述导电解像图案包括依次与第一电路图案对应地层叠的第一镀层,第一金属层和第二镀层 ; 将载体和绝缘体堆叠并压在一起,使得具有导电缓冲图案的载体的表面面向绝缘体; 通过移除载体将导电释放图案转印到绝缘体中; 在具有转印的导电消除图案的绝缘体的表面上形成包括与第二电路图案顺序堆叠的第三镀层和第二金属层的导电图案; 去除第一镀层和籽晶层; 并且去除第一和第二金属层可以提供具有高密度电路图案而不增加绝缘体量的电路板。