-
公开(公告)号:US12057425B2
公开(公告)日:2024-08-06
申请号:US17540519
申请日:2021-12-02
发明人: Eunyeong Kim , Yeongseok Kim , Jihwan Hwang
IPC分类号: H01L23/00 , H01L23/498 , H01L25/065 , H01L25/10
CPC分类号: H01L24/17 , H01L23/49816 , H01L23/49822 , H01L23/49833 , H01L23/49838 , H01L24/16 , H01L24/32 , H01L24/73 , H01L24/96 , H01L24/97 , H01L25/0655 , H01L25/0657 , H01L25/105 , H01L2224/16148 , H01L2224/16227 , H01L2224/16238 , H01L2224/1703 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/95001 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2924/1431 , H01L2924/1432 , H01L2924/1434 , H01L2924/3511
摘要: A semiconductor package including a base chip; a semiconductor chip having a lower surface on which connection pads are disposed, the semiconductor chip being mounted on an upper surface of the base chip; a plurality of bumps on the connection pads and electrically connecting the base chip to the semiconductor chip; an adhesive film between the base chip and the semiconductor chip and fixing the semiconductor chip to the base chip; and an encapsulant on the base chip and encapsulating the semiconductor chip, wherein the semiconductor chip includes a central portion spaced apart from the upper surface of the base chip by a first distance, and an edge portion spaced apart from the upper surface of the base chip by a second distance, the edge portion being outside of the central portion, and a ratio of the second distance to the first distance is about 0.8 to about 1.0.
-
公开(公告)号:US11791308B2
公开(公告)日:2023-10-17
申请号:US17804110
申请日:2022-05-26
发明人: Jihwan Hwang , Unbyoung Kang , Sangsick Park , Jihwan Suh , Soyoun Lee , Teakhoon Lee
IPC分类号: H01L23/00 , H01L25/065 , H01L23/498
CPC分类号: H01L24/83 , H01L23/49816 , H01L24/13 , H01L25/0657
摘要: A semiconductor package includes a base chip and at least one semiconductor chip disposed on the base chip. An adhesive film is disposed between the base chip and the at least one semiconductor chip and is configured to fix the at least one semiconductor chip on the base chip. The adhesive film includes an inner film portion that overlaps the at least one semiconductor chip in a thickness direction of the base chip, and an outer film portion that does not overlap the at least one semiconductor chip in the thickness direction of the base chip. A width of the outer film portion in a direction perpendicular to a lateral edge of the at least one semiconductor chip is substantially uniform within a deviation range of 20% of an average width of the outer film portion.
-
公开(公告)号:US12040313B2
公开(公告)日:2024-07-16
申请号:US18133959
申请日:2023-04-12
发明人: Hyuekjae Lee , Jihoon Kim , JiHwan Suh , So Youn Lee , Jihwan Hwang , Taehun Kim , Ji-Seok Hong
CPC分类号: H01L25/0652 , H01L21/565 , H01L24/08 , H01L24/80 , H01L25/18 , H01L25/50 , H01L2224/08146 , H01L2224/80895 , H01L2224/80896 , H01L2225/06524 , H01L2225/06555 , H01L2225/06586 , H01L2225/06589
摘要: A semiconductor package includes a substrate, a first semiconductor chip on the substrate, a second semiconductor chip on the first semiconductor chip so that the first semiconductor chip is vertically between the second semiconductor chip and the substrate, a first molding layer adjacent to a sidewall of the first semiconductor chip on the substrate, the first molding layer formed of a first molding material, and a second molding layer adjacent to a sidewall of the second semiconductor chip on the substrate so that the first molding layer is vertically between the second molding layer and the substrate. The second molding layer is formed of a second molding material different from the first molding material. A top surface of the first semiconductor chip and a top surface of the first molding layer are flat and are coplanar with each other, and a ratio of the difference between the coefficient of thermal expansion between the second molding layer and the first molding layer to the difference between the coefficient of thermal expansion between the second molding layer and the substrate is between 5:1 and 20:1.
-
公开(公告)号:US11764192B2
公开(公告)日:2023-09-19
申请号:US17861580
申请日:2022-07-11
发明人: Jihwan Hwang , Taehun Kim , Jihwan Suh , Soyoun Lee , Hyuekjae Lee , Jiseok Hong
IPC分类号: H01L25/065 , H01L25/00
CPC分类号: H01L25/0657 , H01L25/50 , H01L2225/06513 , H01L2225/06541 , H01L2225/06586 , H01L2225/06589
摘要: A semiconductor package and a method of forming the same are provided. The semiconductor package includes one or a plurality of chips on a substrate, bumps disposed below each of the one or plurality of chips, an underfill material layer on the substrate, on a side surface of each of the bumps, and extending to side surfaces of the one or plurality of chips, and a mold layer on the substrate and contacting the underfill material layer. The underfill material layer includes a first side portion, a second side portion on the first side portion and having a slope, steeper than a slope of the first side portion, and a third side portion on the second side portion and having a slope that is less steep than a slope of the second side portion.
-
公开(公告)号:US11721673B2
公开(公告)日:2023-08-08
申请号:US17568558
申请日:2022-01-04
发明人: Hyuekjae Lee , Jihoon Kim , Jihwan Suh , Soyoun Lee , Jiseok Hong , Taehun Kim , Jihwan Hwang
IPC分类号: H01L25/065 , H01L23/31 , H01L23/16 , H01L23/00 , H01L23/538
CPC分类号: H01L25/0657 , H01L23/16 , H01L23/31 , H01L23/5386 , H01L24/14
摘要: Provided is a semiconductor package including a semiconductor stack including a first lower chip, a second lower chip, a gap filler disposed between the first lower chip and the second lower chip, and a first upper chip disposed on an upper surface of the first lower chip, an upper surface of the second lower chip, and an upper surface of the gap filler, the first lower chip includes first upper surface pads and a first upper surface dielectric layer, the second lower chip includes second upper surface pads and a second upper surface dielectric layer, the first upper chip includes lower surface pads and a lower surface dielectric layer, and an area of an upper surface of each of the second upper surface pads is greater than an area of a lower surface of each of the lower surface pads.
-
公开(公告)号:US20230076511A1
公开(公告)日:2023-03-09
申请号:US18054530
申请日:2022-11-10
发明人: Jihwan Suh , Un-Byoung Kang , Taehun Kim , Hyuekjae Lee , Jihwan Hwang , Sang Cheon Park
IPC分类号: H01L23/00 , H01L25/065 , H01L25/18
摘要: A semiconductor package includes a substrate, a first semiconductor chip disposed on the substrate, and a second semiconductor chip disposed on a top surface of the first semiconductor chip. The first semiconductor chip includes a conductive pattern disposed on the top surface of the first semiconductor chip and a first protective layer covering the top surface of the first semiconductor chip and at least partially surrounds the conductive pattern. The second semiconductor chip includes a first pad that contacts a first through electrode on a bottom surface of the second semiconductor chip. A second protective layer surrounds the first pad and covers the bottom surface of the second semiconductor chip. A third protection layer fills a first recess defined in the second protective layer to face the inside of the second protective layer. The first protective layer and the third protective layer contact each other.
-
公开(公告)号:US11289438B2
公开(公告)日:2022-03-29
申请号:US16985445
申请日:2020-08-05
发明人: Jiseok Hong , Unbyoung Kang , Myungsung Kang , Taehun Kim , Sangcheon Park , Hyuekjae Lee , Jihwan Hwang
摘要: According to an aspect of the inventive concept, there is provided a die-to-wafer bonding structure including a die having a first test pad, a first bonding pad formed on the first test pad, and a first insulating layer, the first bonding pad penetrates the first insulating layer. The structure may further include a wafer having a second test pad, a second bonding pad formed on the second test pad, and a second insulating layer, the second bonding pad penetrates the second insulating layer. The structure may further include a polymer layer surrounding all side surfaces of the first bonding pad and all side surfaces of the second bonding pad, the polymer layer being arranged between the die and the wafer. Additionally, the wafer and the die may be bonded together.
-
公开(公告)号:US20180331076A1
公开(公告)日:2018-11-15
申请号:US16046471
申请日:2018-07-26
发明人: Sang-Sick PARK , Geol Nam , Tae Hong Min , Jihwan Hwang
IPC分类号: H01L25/065 , H01L23/31 , H01L25/00 , H01L23/00 , H01L23/498
CPC分类号: H01L25/0657 , H01L23/3128 , H01L23/49827 , H01L24/17 , H01L24/81 , H01L25/50 , H01L2224/0401 , H01L2224/05124 , H01L2224/05147 , H01L2224/05155 , H01L2224/0557 , H01L2224/06181 , H01L2224/13109 , H01L2224/13111 , H01L2224/13113 , H01L2224/13117 , H01L2224/1312 , H01L2224/13139 , H01L2224/13147 , H01L2224/13155 , H01L2224/16113 , H01L2224/16146 , H01L2224/16227 , H01L2224/16235 , H01L2224/32145 , H01L2224/32225 , H01L2224/73104 , H01L2224/73204 , H01L2224/81203 , H01L2224/9211 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06548 , H01L2225/06565 , H01L2225/06568 , H01L2225/06586 , H01L2924/01058 , H01L2924/0665 , H01L2924/1434 , H01L2924/15311 , H01L2224/83 , H01L2224/81
摘要: A semiconductor package includes a plurality of semiconductor chips on a substrate. The semiconductor chips include a first semiconductor chip, a second semiconductor chip, and a third semiconductor chip that are sequentially stacked on the substrate. The semiconductor package further includes a plurality of non-conductive layers between the substrate and the first semiconductor chip and between adjacent semiconductor chips among the semiconductor chips. The semiconductor chips include smaller widths as a distance from the substrate increases. Each of the non-conductive layers includes an extension protruding outward from a side surface of an overlying one of the semiconductor chips.
-
公开(公告)号:US11955449B2
公开(公告)日:2024-04-09
申请号:US18054530
申请日:2022-11-10
发明人: Jihwan Suh , Un-Byoung Kang , Taehun Kim , Hyuekjae Lee , Jihwan Hwang , Sang Cheon Park
IPC分类号: H01L23/00 , H01L25/065 , H01L25/18
CPC分类号: H01L24/32 , H01L24/03 , H01L24/08 , H01L24/27 , H01L25/0657 , H01L25/18 , H01L2224/0346 , H01L2224/08146 , H01L2224/32059 , H01L2224/3207 , H01L2224/32145 , H01L2224/33181 , H01L2225/06541 , H01L2225/06565 , H01L2225/06586
摘要: A semiconductor package includes a substrate, a first semiconductor chip disposed on the substrate, and a second semiconductor chip disposed on a top surface of the first semiconductor chip. The first semiconductor chip includes a conductive pattern disposed on the top surface of the first semiconductor chip and a first protective layer covering the top surface of the first semiconductor chip and at least partially surrounds the conductive pattern. The second semiconductor chip includes a first pad that contacts a first through electrode on a bottom surface of the second semiconductor chip. A second protective layer surrounds the first pad and covers the bottom surface of the second semiconductor chip. A third protection layer fills a first recess defined in the second protective layer to face the inside of the second protective layer. The first protective layer and the third protective layer contact each other.
-
公开(公告)号:US11676925B2
公开(公告)日:2023-06-13
申请号:US17500079
申请日:2021-10-13
发明人: Jiseok Hong , Hyuekjae Lee , Jongpa Hong , Jihwan Hwang , Taehun Kim
IPC分类号: H01L23/00 , H01L25/065 , H01L23/48
CPC分类号: H01L24/13 , H01L23/481 , H01L24/05 , H01L24/81 , H01L25/0657 , H01L2224/1357 , H01L2224/13541 , H01L2924/1434
摘要: A semiconductor package includes a first semiconductor chip having a through-electrode and an upper connection pad on an upper surface of the first semiconductor chip that is connected to the through-electrode; a second semiconductor chip stacked on the first semiconductor chip, and having a lower connection pad on a lower surface of the second semiconductor chip; a non-conductive film between the first semiconductor chip and the second semiconductor chip, with the non-conductive film including voids having an average diameter of 1 μm to 100 μm, the voids having a volume fraction of 0.1 to 5 vol %; and a connection conductor that penetrates the non-conductive film and connects the upper connection pad and the lower connection pad.
-
-
-
-
-
-
-
-
-