Semiconductor devices
    1.
    发明授权

    公开(公告)号:US11785767B2

    公开(公告)日:2023-10-10

    申请号:US17159727

    申请日:2021-01-27

    CPC classification number: H10B41/27 H10B41/10 H10B43/10 H10B43/27

    Abstract: A semiconductor device includes a substrate having a first region and a second region, insulating patterns in the substrate in the second region that define active patterns of the substrate, gate electrodes spaced apart from each other and stacked on an upper surface of the substrate and extending in a first direction, first separation regions extending in the first direction and in contact with the active patterns, second separation regions extending between the first separation regions in the first direction, and channel structures penetrating through the gate electrodes in the first region. At least one of the second separation regions is in contact with the substrate below the insulating patterns.

    Semiconductor devices
    6.
    发明授权

    公开(公告)号:US12114497B2

    公开(公告)日:2024-10-08

    申请号:US18464668

    申请日:2023-09-11

    CPC classification number: H10B41/27 H10B41/10 H10B43/10 H10B43/27

    Abstract: A semiconductor device includes a substrate having a first region and a second region, insulating patterns in the substrate in the second region that define active patterns of the substrate, gate electrodes spaced apart from each other and stacked on an upper surface of the substrate and extending in a first direction, first separation regions extending in the first direction and in contact with the active patterns, second separation regions extending between the first separation regions in the first direction, and channel structures penetrating through the gate electrodes in the first region. At least one of the second separation regions is in contact with the substrate below the insulating patterns.

    3D semiconductor memory device
    7.
    发明授权

    公开(公告)号:US12101937B2

    公开(公告)日:2024-09-24

    申请号:US18358993

    申请日:2023-07-26

    CPC classification number: H10B43/50 H10B43/10 H10B43/27

    Abstract: A semiconductor device includes a substrate having a first region and a second region, gate electrodes stacked and spaced apart from each other in a first direction, perpendicular to an upper surface of the substrate in the first region and extending in different lengths along a second direction, perpendicular to the first direction in the second region, first separation regions penetrating the gate electrodes in the first and second regions, extending in the second direction, and spaced apart from each other in a third direction, perpendicular to the first and second directions, second separation regions penetrating the gate electrodes in the second region and spaced apart from each other in the second direction between the separation regions, and a first vertical structure penetrating the gate electrodes in the second region and closest to the first region, wherein a width of the second separation regions in the third direction is greater than a width of the first vertical structure, a first end point of the second separation regions adjacent to the first region is spaced apart from a central axis of the first dummy structure in the second direction, away from the first region.

    SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME

    公开(公告)号:US20240047306A1

    公开(公告)日:2024-02-08

    申请号:US18220971

    申请日:2023-07-12

    CPC classification number: H01L23/481 H01L29/7851 H01L29/66795 H01L29/66545

    Abstract: A semiconductor device includes a base layer including a silicon material. A field effect transistor is disposed on a first surface of the base layer. A first insulating interlayer covers the field effect transistor, A buried vertical rail passes through the first insulating interlayer and the base layer. The buried vertical rail includes a first metal pattern and a first barrier pattern surrounding a sidewall of the first metal pattern. A first lower insulating interlayer is on the second surface of the base layer. A lower contact plug passes through the first lower insulating interlayer and directly contacts a lower surface of the buried vertical rail. The lower contact plug includes a second metal pattern and a second barrier pattern surrounding a sidewall of the second metal pattern. A bottom surface of the first metal pattern and a top surface of the second metal pattern directly contact each other.

    SEMICONDUCTOR DEVICES
    9.
    发明公开

    公开(公告)号:US20230422497A1

    公开(公告)日:2023-12-28

    申请号:US18464668

    申请日:2023-09-11

    CPC classification number: H10B41/27 H10B41/10 H10B43/10 H10B43/27

    Abstract: A semiconductor device includes a substrate having a first region and a second region, insulating patterns in the substrate in the second region that define active patterns of the substrate, gate electrodes spaced apart from each other and stacked on an upper surface of the substrate and extending in a first direction, first separation regions extending in the first direction and in contact with the active patterns, second separation regions extending between the first separation regions in the first direction, and channel structures penetrating through the gate electrodes in the first region. At least one of the second separation regions is in contact with the substrate below the insulating patterns.

    VERTICAL MEMORY DEVICES
    10.
    发明申请

    公开(公告)号:US20240381643A1

    公开(公告)日:2024-11-14

    申请号:US18616343

    申请日:2024-03-26

    Abstract: A semiconductor device includes a gate electrode structure including gate electrodes spaced apart in a first direction perpendicular to an upper surface of a substrate, each gate electrode extending in a second direction parallel to the upper surface of the substrate, a memory channel structure, and a support pattern array including support patterns spaced apart in the second direction and a third direction crossing the second direction, wherein each support pattern has a shape including three vertices and three sides, and wherein a first vertex of a first support pattern closest to a second support pattern and a first vertex of the second support pattern closest to the first support pattern are not aligned in the third direction but have different positions in the second direction.

Patent Agency Ranking