Temperature independent resistor
    3.
    发明授权
    Temperature independent resistor 有权
    温度独立电阻

    公开(公告)号:US09583240B2

    公开(公告)日:2017-02-28

    申请号:US14469012

    申请日:2014-08-26

    Abstract: The present disclosure relates to a semiconductor structure comprising a positive temperature coefficient thermistor and a negative temperature coefficient thermistor, connected to each other in parallel by means of connecting elements which are configured such that the resistance resulting from the parallel connection is substantially stable in a predetermined temperature range, and to a corresponding manufacturing method.

    Abstract translation: 本公开内容涉及包括正温度系数热敏电阻和负温度系数热敏电阻的半导体结构,该正温度系数热敏电阻和负温度系数热敏电阻通过连接元件彼此并联连接,连接元件被构造成使得由并联连接产生的电阻在预定的 温度范围和相应的制造方法。

    Canyon gate transistor and methods for its fabrication
    4.
    发明授权
    Canyon gate transistor and methods for its fabrication 有权
    峡谷门晶体管及其制造方法

    公开(公告)号:US09490361B2

    公开(公告)日:2016-11-08

    申请号:US14192158

    申请日:2014-02-27

    Abstract: Lithographic limitations on gate and induced channel length in MOSFETS are avoided by forming non-planar MOSFETS in a cavity extending into a semiconductor substrate. The gate insulator and channel region lie proximate a cavity sidewall having angle α preferably about ≧90 degrees with respect to the semiconductor surface. The channel length depends on the bottom depth of the cavity and the depth from the surface of a source or drain region adjacent the cavity. The corresponding drain or source lies at the cavity bottom. The cavity sidewall extends therebetween. Neither depth is lithographic dependent. Very short channels can be consistently formed, providing improved performance and manufacturing yield. Source, drain and gate connections are brought to the same surface so that complex circuits can be readily constructed. The source and drain regions are preferably formed epitaxially and strain inducing materials can be used therein to improve channel carrier mobility.

    Abstract translation: 通过在延伸到半导体衬底的腔中形成非平面MOSFET,可以避免MOSFETS中栅极和感应沟道长度的光刻限制。 栅极绝缘体和沟道区域靠近具有相对于半导体表面的角度α优选地约≥90度的空腔侧壁。 通道长度取决于空腔的底部深度以及与空腔相邻的源极或漏极区域的表面的深度。 相应的漏极或源极位于腔底。 空腔侧壁在其间延伸。 两个深度都不是光刻依赖的。 可以一贯形成非常短的通道,从而提高性能和制造成品率。 源极,漏极和栅极连接被带到相同的表面,使得可以容易地构造复杂的电路。 源区和漏区优选地外延形成,并且应变诱导材料可用于其中以改善沟道载流子迁移率。

    THREE-DIMENSIONAL TRANSISTOR WITH IMPROVED CHANNEL MOBILITY
    6.
    发明申请
    THREE-DIMENSIONAL TRANSISTOR WITH IMPROVED CHANNEL MOBILITY 审中-公开
    具有改进的通道移动性的三维晶体管

    公开(公告)号:US20160268426A1

    公开(公告)日:2016-09-15

    申请号:US15161399

    申请日:2016-05-23

    Abstract: A semiconductor device includes a plurality of spaced apart fins, a dielectric material layer positioned between each of the plurality of spaced apart fins, and a common gate structure positioned above the dielectric material layer and extending across the fins. A continuous merged semiconductor material region is positioned on each of the fins and above the dielectric material layer, is laterally spaced apart from the common gate structure, extends between and physically contacts the fins, has a first sidewall surface that faces toward the common gate structure, and has a second sidewall surface that is opposite of the first sidewall surface and faces away from the common gate structure. A stress-inducing material is positioned in a space defined by at least the first sidewall surface, opposing sidewall surfaces of an adjacent pair of fins, and an upper surface of the dielectric material layer.

    Abstract translation: 半导体器件包括多个间隔开的翅片,位于多个间隔开的翅片中的每一个之间的介电材料层,以及位于电介质材料层上方并延伸穿过翅片的公共栅极结构。 连续合并的半导体材料区域位于每个散热片上并且位于电介质材料层上方,与公共栅极结构横向间隔开,在翅片之间延伸并物理接触翅片,具有面向公共栅极结构的第一侧壁表面 并且具有与第一侧壁表面相对并且远离公共栅极结构的第二侧壁表面。 应力诱导材料定位在由至少第一侧壁表面,相邻的一对翅片的相对侧壁表面和介电材料层的上表面限定的空间中。

    Simplified gate-first HKMG manufacturing flow
    8.
    发明授权
    Simplified gate-first HKMG manufacturing flow 有权
    简易门禁HKMG制造流程

    公开(公告)号:US09431508B2

    公开(公告)日:2016-08-30

    申请号:US14047517

    申请日:2013-10-07

    Abstract: When forming field effect transistors according to the gate-first HKMG approach, the cap layer formed on top of the gate electrode had to be removed before the silicidation step, resulting in formation of a metal silicide layer on the surface of the gate electrode and of the source and drain regions of the transistor. The present disclosure improves the manufacturing flow by skipping the gate cap removal process. Metal silicide is only formed on the source and drain regions. The gate electrode is then contacted by forming an aperture through the gate material, leaving the surface of the gate metal layer exposed.

    Abstract translation: 当根据栅极第一HKMG方法形成场效应晶体管时,形成在栅电极顶部上的覆盖层必须在硅化步骤之前去除,导致在栅电极的表面上形成金属硅化物层,并且 晶体管的源极和漏极区域。 本公开通过跳过栅极盖去除工艺来改善制造流程。 仅在源区和漏区形成金属硅化物。 然后通过形成通过栅极材料的孔而使栅电极接触,留下栅极金属层的表面。

    Methods of forming a complex GAA FET device at advanced technology nodes
    9.
    发明授权
    Methods of forming a complex GAA FET device at advanced technology nodes 有权
    在先进技术节点形成复合GAA FET器件的方法

    公开(公告)号:US09412848B1

    公开(公告)日:2016-08-09

    申请号:US14615529

    申请日:2015-02-06

    CPC classification number: H01L29/42392 H01L29/66772 H01L29/78696

    Abstract: The present disclosure provides a method of forming a semiconductor device and a semiconductor device. An SOI substrate portion having a semiconductor layer, a buried insulating material layer and a bulk substrate is provided, wherein the buried insulating material layer is interposed between the semiconductor layer and the bulk substrate. The SOI substrate portion is subsequently patterned so as to form a patterned bi-layer stack on the bulk substrate, which bi-layer stack comprises a patterned semiconductor layer and a patterned buried insulating material layer. The bi-layer stack is further enclosed with a further insulating material layer and an electrode material is formed on and around the further insulating material layer. Herein a gate electrode is formed by the bulk substrate and the electrode material such that the gate electrode substantially surrounds a channel portion formed by a portion of the patterned buried insulating material layer.

    Abstract translation: 本公开提供了形成半导体器件和半导体器件的方法。 提供具有半导体层,掩埋绝缘材料层和体基板的SOI衬底部分,其中埋入绝缘材料层插入在半导体层和块状衬底之间。 SOI衬底部分随后被图案化以便在本体衬底上形成图案化的双层堆叠,该双层堆叠包括图案化的半导体层和图案化的掩埋绝缘材料层。 双层堆叠进一步被另外的绝缘材料层封闭,并且在另外的绝缘材料层上和周围形成电极材料。 这里,栅电极由体基板和电极材料形成,使得栅电极基本上围绕由图案化的掩埋绝缘材料层的一部分形成的沟道部分。

Patent Agency Ranking