Silicon germanium and silicon fins on oxide from bulk wafer
    542.
    发明授权
    Silicon germanium and silicon fins on oxide from bulk wafer 有权
    硅晶片上的硅锗和硅片

    公开(公告)号:US09418900B1

    公开(公告)日:2016-08-16

    申请号:US14800290

    申请日:2015-07-15

    Abstract: A method for forming fins includes growing a SiGe layer and a silicon layer over a surface of a bulk Si substrate, patterning fin structures from the silicon layer and the SiGe layer and filling between the fin structures with a dielectric fill. Trenches are formed to expose end portions of the fin structures. A first region of the fin structures is blocked off. The SiGe layer of the fin structures of a second region is removed by selectively etching the fin structures from the end portions to form voids, which are filled with dielectric material. The silicon layer of the fin structures is exposed. The SiGe layer in the first region is thermally oxidized to drive Ge into the silicon layer to form SiGe fins on an oxide layer in the first region and silicon fins on the dielectric material in the second region.

    Abstract translation: 用于形成翅片的方法包括在体Si衬底的表面上生长SiGe层和硅层,从硅层和SiGe层图案化翅片结构,并用电介质填充物填充翅片结构。 形成沟槽以暴露翅片结构的端部。 翅片结构的第一个区域被阻挡。 通过从端部选择性地蚀刻翅片结构来去除第二区域的翅片结构的SiGe层,以形成填充有电介质材料的空隙。 翅片结构的硅层被暴露。 第一区域中的SiGe层被热氧化以将Ge驱动到硅层中,以在第一区域中的氧化物层上形成SiGe散热片,并在第二区域中在介电材料上形成硅散热片。

    METHOD TO PROTECT AGAINST CONTACT RELATED SHORTS ON UTBB
    544.
    发明申请
    METHOD TO PROTECT AGAINST CONTACT RELATED SHORTS ON UTBB 有权
    在UTBB上保护接触相关短语的方法

    公开(公告)号:US20160211171A1

    公开(公告)日:2016-07-21

    申请号:US15081749

    申请日:2016-03-25

    CPC classification number: H01L21/76283 H01L21/31111 H01L21/76232 H01L21/84

    Abstract: Isolation trenches are etched through an active silicon layer overlying a buried oxide on a substrate into the substrate, and through any pad dielectric(s) on the active silicon layer. Lateral epitaxial growth of the active silicon layer forms protrusions into the isolation trenches to a lateral distance of at least about 5 nanometers, and portions of the isolation trenches around the protrusions are filled with dielectric. Raised source/drain regions are formed on portions of the active silicon layer including a dielectric. As a result, misaligned contacts passing around edges of the raised source/drain regions remain spaced apart from sidewalls of the substrate in the isolation trenches.

    Abstract translation: 通过将衬底上的掩埋氧化物覆盖在衬底中以及通过有源硅层上的任何焊盘电介质的有源硅层蚀刻隔离沟槽。 有源硅层的横向外延生长在隔离沟槽中形成至少约5纳米的横向距离的突起,并且围绕突起的部分隔离沟槽被电介质填充。 在包括电介质的有源硅层的部分上形成凸起的源极/漏极区。 结果,穿过凸起的源极/漏极区域的边缘的不对准触点保持与隔离沟槽中的衬底的侧壁间隔开。

    CONTROL OF WAFER SURFACE CHARGE DURING CMP
    545.
    发明申请

    公开(公告)号:US20160211155A1

    公开(公告)日:2016-07-21

    申请号:US15085678

    申请日:2016-03-30

    Inventor: John H. Zhang

    Abstract: CMP selectivity, removal rate, and uniformity are controlled both locally and globally by altering electric charge at the wafer surface. Surface charge characterization is performed by an on-board metrology module. Based on a charge profile map, the wafer can be treated in an immersion bath to impart a more positive or negative charge overall, or to neutralize the entire wafer before the CMP operation is performed. If charge hot spots are detected on the wafer, a charge pencil can be used to neutralize localized areas. One type of charge pencil bears a tapered porous polymer tip that is placed in close proximity to the wafer surface. Films present on the wafer absorb ions from, or surrender ions to, the charge pencil tip, by electrostatic forces. The charge pencil can be incorporated into a CMP system to provide an in-situ treatment prior to the planarization step or the slurry removal step.

Patent Agency Ranking