Chip package and method for forming the same
    7.
    发明授权
    Chip package and method for forming the same 有权
    芯片封装及其形成方法

    公开(公告)号:US08431946B2

    公开(公告)日:2013-04-30

    申请号:US13114750

    申请日:2011-05-24

    IPC分类号: H01L33/00

    摘要: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optical device disposed on the first surface; a conducting pad disposed on the first surface; a first alignment mark formed on the first surface; and a light shielding layer disposed on the second surface and having a second alignment mark, wherein the second alignment mark corresponds to the first alignment mark.

    摘要翻译: 本发明的实施例提供了一种芯片封装,其包括:具有第一表面和第二表面的基板; 设置在所述第一表面上的光学装置; 设置在所述第一表面上的导电垫; 形成在第一表面上的第一对准标记; 以及遮光层,其设置在所述第二表面上并且具有第二对准标记,其中所述第二对准标记对应于所述第一对准标记。

    Semiconductor wafer with protection structure against damage during a die separation process
    9.
    发明申请
    Semiconductor wafer with protection structure against damage during a die separation process 审中-公开
    具有保护结构的半导体晶片在模具分离过程中不受损坏

    公开(公告)号:US20060125059A1

    公开(公告)日:2006-06-15

    申请号:US11012760

    申请日:2004-12-15

    IPC分类号: H01L23/544

    摘要: A semiconductor wafer includes one or more dies, each of which has a boundary surrounding an integrated circuitry for separating one from another. One or more pattern units are disposed adjacent to the die for monitoring a fabrication process thereof. A protection structure is disposed between the die and the pattern units for preventing the die from damage during a separation of the die from the semiconductor wafer. Thus, the semiconductor wafer is adapted to prevent damage during a die separation process.

    摘要翻译: 半导体晶片包括一个或多个管芯,每个管芯具有围绕用于彼此分离的集成电路的边界。 一个或多个图案单元设置成与模具相邻以用于监视其制造工艺。 保护结构设置在模具和图案单元之间,用于防止模具在与半导体晶片分离期间损坏。 因此,半导体晶片适于防止在模具分离过程中的损坏。

    Chip package
    10.
    发明授权
    Chip package 有权
    芯片封装

    公开(公告)号:US08384174B2

    公开(公告)日:2013-02-26

    申请号:US13070375

    申请日:2011-03-23

    IPC分类号: H01L31/0203

    摘要: A chip package includes: a substrate having a first and a second surfaces; an optical device on the first surface; a conducting layer on the second surface; a passivation layer on the second surface and the conducting layer, wherein the passivation layer has an opening exposing the conducting layer; a conducting bump on the second surface and having a bottom and an upper portions, wherein the bottom portion is disposed in the opening and electrically contacts the conducting layer, and the upper portion is located outside of the opening and extends along a direction away from the opening; a recess extending from a surface of the conducting bump toward an inner portion of the conducting bump; and a light shielding layer on the second surface, extending under the upper portion, and partially located in the recess and overlapping a portion of the conducting bump.

    摘要翻译: 芯片封装包括:具有第一和第二表面的衬底; 第一表面上的光学装置; 第二表面上的导电层; 所述第二表面上的钝化层和所述导电层,其中所述钝化层具有暴露所述导电层的开口; 在第二表面上具有导电凸起并具有底部和上部,其中底部设置在开口中并与导电层电接触,并且上部位于开口的外侧,并沿远离 开口 从所述导电凸块的表面延伸到所述导电凸块的内部的凹部; 以及在所述第二表面上的遮光层,在所述上部下方延伸,并且部分地位于所述凹部中并与所述导电凸块的一部分重叠。