Structure and method to improve ETSOI MOSFETS with back gate
    2.
    发明授权
    Structure and method to improve ETSOI MOSFETS with back gate 有权
    具有后栅的ETSOI MOSFET的结构和方法

    公开(公告)号:US09337259B2

    公开(公告)日:2016-05-10

    申请号:US14154438

    申请日:2014-01-14

    CPC classification number: H01L29/0653 H01L21/76224 H01L21/84 H01L29/66545

    Abstract: A structure to improve ETSOI MOSFET devices includes a wafer having regions with at least a first semiconductor layer overlying an oxide layer overlying a second semiconductor layer. The regions are separated by a STI which extends at least partially into the second semiconductor layer and is partially filled with a dielectric. A gate structure is formed over the first semiconductor layer and during the wet cleans involved, the STI divot erodes until it is at a level below the oxide layer. Another dielectric layer is deposited over the device and a hole is etched to reach source and drain regions. The hole is not fully landed, extending at least partially into the STI, and an insulating material is deposited in the hole.

    Abstract translation: 改进ETSOI MOSFET器件的结构包括具有至少覆盖在第二半导体层上的氧化物层上的第一半导体层的区域的晶片。 这些区域由至少部分地延伸到第二半导体层中并且部分地填充有电介质的STI分开。 栅极结构形成在第一半导体层之上,并且在涉及的湿清洗期间,STI纹理腐蚀直到其处于低于氧化物层的水平。 在器件上沉积另一个介电层,并蚀刻一个孔以到达源极和漏极区。 孔没有完全着陆,至少部分地延伸到STI中,并且绝缘材料沉积在孔中。

    METHOD OF DEVICE ISOLATION IN CLADDING Si THROUGH IN SITU DOPING
    6.
    发明申请
    METHOD OF DEVICE ISOLATION IN CLADDING Si THROUGH IN SITU DOPING 审中-公开
    通过现场掺杂分离Si的器件分离方法

    公开(公告)号:US20140374807A1

    公开(公告)日:2014-12-25

    申请号:US13921265

    申请日:2013-06-19

    CPC classification number: H01L29/785 H01L29/66803

    Abstract: Aspects of the present invention relate to an approach for forming an integrated circuit having a set of fins on a silicon substrate, with the set of fins being formed according to a predetermined pattern. In situ doping of the fins with an N-type dopant prior to deposition of an epitaxial layer minimizes punch through leakage whilst an epitaxial depositional process applies a cladding layer on the doped fins, the deposition resulting in a multigate device having improved device isolation.

    Abstract translation: 本发明的方面涉及一种用于形成在硅衬底上具有一组散热片的集成电路的方法,该散热片组根据预定图案形成。 在沉积外延层之前用N型掺杂剂原位掺杂散热片使冲击穿孔最小化,而外延沉积工艺在掺杂的翅片上施加覆层,沉积导致具有改进的器件隔离的多器件装置。

    Shallow trench isolation structures
    9.
    发明授权
    Shallow trench isolation structures 有权
    浅沟隔离结构

    公开(公告)号:US09548356B2

    公开(公告)日:2017-01-17

    申请号:US14714779

    申请日:2015-05-18

    CPC classification number: H01L29/0649 H01L21/76224 H01L21/76283

    Abstract: Shallow trench isolation structures are provided for use with UTBB (ultra-thin body and buried oxide) semiconductor substrates, which prevent defect mechanisms from occurring, such as the formation of electrical shorts between exposed portions of silicon layers on the sidewalls of shallow trench of a UTBB substrate, in instances when trench fill material of the shallow trench is subsequently etched away and recessed below an upper surface of the UTBB substrate.

    Abstract translation: 提供了与UTBB(超薄体和掩埋氧化物)半导体衬底一起使用的浅沟槽隔离结构,其防止发生缺陷机制,例如在浅沟槽的侧壁上的硅层的暴露部分之间形成电短路 UTBB衬底,在浅沟槽的沟槽填充材料随后被蚀刻掉并凹入UTBB衬底的上表面的情况下。

Patent Agency Ranking