-
公开(公告)号:US20170358662A1
公开(公告)日:2017-12-14
申请号:US15178871
申请日:2016-06-10
Inventor: Cheng Chi , Fee Li Lie , Chi-Chun Liu , Ruilong Xie
IPC: H01L29/66 , H01L21/3105 , H01L29/78 , H01L27/088 , H01L21/8234 , H01L21/033 , H01L29/06
CPC classification number: H01L29/66795 , H01L21/0332 , H01L21/0337 , H01L21/3065 , H01L21/3081 , H01L21/3085 , H01L21/3086 , H01L21/31051 , H01L21/823431 , H01L27/0886 , H01L29/0649 , H01L29/0653 , H01L29/0847 , H01L29/16 , H01L29/1608 , H01L29/161 , H01L29/22 , H01L29/4966 , H01L29/4983 , H01L29/517 , H01L29/66545 , H01L29/7851 , H01L29/7853
Abstract: A method for fabricating a semiconductor device comprises forming a first hardmask, a planarizing layer, and a second hardmask on a substrate. Removing portions of the second hardmask and forming alternating blocks of a first material and a second material over the second hardmask. The blocks of the second material are removed to expose portions of the planarizing layer. Exposed portions of the planarizing layer and the first hardmask are removed to expose portions of the first hardmask. Portions of the first hardmask and portions of the substrate are removed to form a first fin and a second fin. Portions of the substrate are removed to further increase the height of the first fin and substantially remove the second fin. A gate stack is formed over a channel region of the first fin.
-
公开(公告)号:US09837402B1
公开(公告)日:2017-12-05
申请号:US15170109
申请日:2016-06-01
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Cheng Chi
IPC: H01L21/02 , H01L27/088 , H01L21/311 , H01L21/285 , H01L21/3105 , H01L29/08 , H01L29/45 , H01L21/8234 , H01L29/66
CPC classification number: H01L27/088 , H01L21/0217 , H01L21/02636 , H01L21/28562 , H01L21/28568 , H01L21/31051 , H01L21/31144 , H01L21/823418 , H01L21/823437 , H01L29/0847 , H01L29/45 , H01L29/66515 , H01L29/66628 , H01L29/66795
Abstract: A method of concurrently forming source/drain contacts (CAs) and gate contacts (CBs) and device are provided. Embodiments include forming metal gates (PC) and source/drain (S/D) regions over a substrate; forming an ILD over the PCs and S/D regions; forming a mask over the ILD; concurrently patterning the mask for formation of CAs adjacent a first portion of each PC and CBs over a second portion of the PCs; etching through the mask, forming trenches extending through the ILD down to a nitride capping layer formed over each PC and a trench silicide (TS) contact formed over each S/D region; selectively growing a metal capping layer over the TS contacts formed over the S/D regions; removing the nitride capping layer from the second portion of each PC; and metal filling the trenches, forming the CAs and CBs.
-
193.
公开(公告)号:US09812543B2
公开(公告)日:2017-11-07
申请号:US15060761
申请日:2016-03-04
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Tek Po Rinus Lee , Jinping Liu , Ruilong Xie
IPC: H01L21/266 , H01L29/47 , H01L29/40 , H01L27/092 , H01L21/8238 , H01L21/285
CPC classification number: H01L29/47 , H01L21/26506 , H01L21/266 , H01L21/28518 , H01L21/823814 , H01L21/823871 , H01L21/823878 , H01L27/092 , H01L29/401 , H01L29/78
Abstract: Methods for forming a semiconductor device having dual Schottky barrier heights using a single metal and the resulting device are provided. Embodiments include providing a substrate having an n-FET region and a p-FET region, each region including a gate between source/drain regions; applying a mask over the n-FET region; selectively amorphizing a surface of the p-FET region source/drain regions while the n-FET region is masked; removing the mask; depositing a titanium-based metal over the n-FET and p-FET region source/drain regions; and microwave annealing.
-
公开(公告)号:US09786557B1
公开(公告)日:2017-10-10
申请号:US15096818
申请日:2016-04-12
Inventor: Cheng Chi , Ruilong Xie
IPC: H01L21/4763 , H01L21/768 , H01L21/8234 , H01L29/45 , H01L29/417 , H01L27/088 , H01L23/528 , H01L23/522 , H01L23/532 , H01L29/06
CPC classification number: H01L21/76897 , H01L21/76802 , H01L21/76877 , H01L21/823475 , H01L23/5226 , H01L23/53209 , H01L23/53228 , H01L23/53257 , H01L27/0886 , H01L29/0649 , H01L29/41766 , H01L29/45
Abstract: Techniques relate to contacts for semiconductors. First gate contacts are formed on top of first gates, second gate contacts are on second gates, and terminal contacts are on silicide contacts. First gate contacts and terminal contacts are recessed to form a metal layer on top. Second gate contacts are recessed to be separately on each of the second gates. Filling material is formed on top of the recessed second gate contacts and metal layer. An upper layer is on top of the filling material. First metal vias are formed through filling and upper layers down to metal layer over first gate contacts. Second metal vias are formed through filling and upper layers down to metal layer over terminal contacts. Third metal vias are formed through filling and upper layers down to recessed second gate contacts over second gates. Third metal vias are taller than first.
-
公开(公告)号:US20170221721A1
公开(公告)日:2017-08-03
申请号:US15484173
申请日:2017-04-11
Inventor: Andrew M. Greene , Ryan O. Jung , Ruilong Xie
IPC: H01L21/311 , H01L29/66 , H01L21/033 , H01L21/3105
CPC classification number: H01L21/283 , H01L21/0332 , H01L21/28017 , H01L21/31053 , H01L21/31111 , H01L21/31144 , H01L27/0207 , H01L29/6653 , H01L29/66545 , H01L29/66553
Abstract: A method for preserving interlevel dielectric in a gate cut region includes recessing a dielectric fill to expose cap layers of gate structures formed in a device region and in a cut region and forming a liner in the recess on top of the recessed dielectric fill. The liner includes a material to provide etch selectivity to protect the dielectric fill. The gate structures in the cut region are recessed to form a gate recess using the liner to protect the dielectric fill from etching. A gate material is removed from within the gate structure using the liner to protect the dielectric fill from etching. A dielectric gap fill is formed to replace the gate material and to fill the gate recess in the cut region.
-
公开(公告)号:US09721834B2
公开(公告)日:2017-08-01
申请号:US15092272
申请日:2016-04-06
Inventor: Huiming Bu , Andrew M. Greene , Balasubramanian Pranatharthiharan , Ruilong Xie
IPC: H01L21/768 , H01L27/088 , H01L21/8234 , H01L29/66 , H01L21/02 , H01L21/311
CPC classification number: H01L21/823475 , H01L21/02167 , H01L21/0217 , H01L21/02274 , H01L21/31111 , H01L21/32139 , H01L21/76802 , H01L21/76837 , H01L21/823418 , H01L21/823425 , H01L21/823431 , H01L21/823437 , H01L27/088 , H01L29/41783 , H01L29/6653 , H01L29/66545 , H01L29/66553 , H01L29/6656 , H01L29/66636 , H01L29/66795
Abstract: A method for filling gaps between structures includes forming a plurality of high aspect ratio structures adjacent to one another with gaps, forming a first dielectric layer on tops of the structures and conformally depositing a spacer dielectric layer over the structures. The spacer dielectric layer is removed from horizontal surfaces and a protection layer is conformally deposited over the structures. The gaps are filled with a flowable dielectric, which is recessed to a height along sidewalls of the structures by a selective etch process such that the protection layer protects the spacer dielectric layer on sidewalls of the structures. The first dielectric layer and the spacer dielectric layer are exposed above the height using a higher etch resistance than the protection layer to maintain dimensions of the spacer layer dielectric through the etching processes. The gaps are filled by a high density plasma fill.
-
公开(公告)号:US20170213741A1
公开(公告)日:2017-07-27
申请号:US15483346
申请日:2017-04-10
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L21/308 , H01L21/306 , H01L29/66 , H01L21/02 , H01L21/3065
CPC classification number: H01L21/3086 , H01L21/02164 , H01L21/02233 , H01L21/02238 , H01L21/02255 , H01L21/30604 , H01L21/3065 , H01L21/3081 , H01L21/31 , H01L21/324 , H01L29/66795
Abstract: A method of making a semiconductor device includes patterning a fin in a substrate; performing a first etching process to remove a portion of the fin to cut the fin into a first and second cut fin, the first cut fin having a first and second fin end and the second cut fin having a first and second fin end; forming an oxide layer along an endwall of the first fin end and an endwall of the second fin end of the first cut fin, and an endwall of the first fin end and an endwall of the second fin end of the second cut fin; disposing a liner onto the oxide layer disposed onto the endwall of the first fin end of the first cut fin to form a bilayer liner; and performing a second etching process to remove a portion of the second cut fin.
-
公开(公告)号:US09711618B1
公开(公告)日:2017-07-18
申请号:US15087074
申请日:2016-03-31
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita , Chun-Chen Yeh
IPC: H01L21/02 , H01L29/66 , H01L29/78 , H01L29/423
CPC classification number: H01L29/41741 , H01L21/02266 , H01L21/28114 , H01L21/28123 , H01L21/3065 , H01L21/308 , H01L29/42392 , H01L29/4966 , H01L29/517 , H01L29/66545 , H01L29/66553 , H01L29/66666 , H01L29/66787 , H01L29/7827 , H01L29/78618 , H01L29/78642 , H01L29/78696
Abstract: A method of forming a gate structure, including forming one or more vertical fins on a substrate; forming a bottom spacer on the substrate surface adjacent to the one or more vertical fins; forming a gate structure on at least a portion of the sidewalls of the one or more vertical fins; forming a gauge layer on at least a portion of the bottom spacer, wherein the gauge layer covers at least a portion of the gate structure on the sidewalls of the one or more vertical fins; and removing a portion of the gauge layer on the bottom spacer.
-
公开(公告)号:US20170194153A1
公开(公告)日:2017-07-06
申请号:US15462657
申请日:2017-03-17
Inventor: Xiuyu Cai , Kangguo Cheng , Ali Khakifirooz , Ruilong Xie
CPC classification number: H01L29/7856 , H01L21/0217 , H01L21/28141 , H01L21/3212 , H01L29/42364 , H01L29/6653 , H01L29/66545 , H01L29/6656 , H01L29/66575 , H01L29/785 , H01L29/78654
Abstract: Forming a semiconductor structure includes forming a dummy gate stack on a substrate including a sacrificial spacer on the peripheral of the dummy gate stack. The dummy gate stack is partially recessed. The sacrificial spacer is etched down to the partially recessed dummy gate stack. Remaining portions of the sacrificial spacer are etched leaving gaps on sides of a remaining portion of the dummy gate stack. A first low-k spacer portion and a second low-k spacer portion are formed to fill gaps around the remaining portions of the dummy gate stack and extending vertically along a sidewall of a dummy gate cavity. The first and second low-k spacer portions are etched. A poly pull process is performed on the remaining portions of the dummy gate stack. A replacement metal gate (RMG) structure is formed with the first low-k spacer portion and the second low-k spacer portion.
-
公开(公告)号:US09698101B2
公开(公告)日:2017-07-04
申请号:US14839108
申请日:2015-08-28
Inventor: Andrew M. Greene , Injo Ok , Balasubramanian Pranatharthiharan , Charan V. V. S. Surisetty , Ruilong Xie
IPC: H01L27/088 , H01L23/528 , H01L29/78 , H01L29/66 , H01L21/768 , H01L21/306 , H01L21/3205 , H01L21/283 , H01L21/3213 , H01L29/49
CPC classification number: H01L23/528 , H01L21/283 , H01L21/30604 , H01L21/3205 , H01L21/32133 , H01L21/76829 , H01L21/76831 , H01L21/76877 , H01L21/76895 , H01L21/76897 , H01L21/823431 , H01L27/0886 , H01L29/41791 , H01L29/4916 , H01L29/66545 , H01L29/6681 , H01L29/785
Abstract: A self-aligned interconnect structure includes a fin structure patterned in a substrate; an epitaxial contact disposed over the fin structure; a first metal gate and a second metal gate disposed over and substantially perpendicular to the epitaxial contact, the first metal gate and the second metal gate being substantially parallel to one another; and a metal contact on and in contact with the substrate in a region between the first and second metal gates.
-
-
-
-
-
-
-
-
-