Method of processing a semiconductor device
    71.
    发明授权
    Method of processing a semiconductor device 有权
    半导体器件的处理方法

    公开(公告)号:US09023688B1

    公开(公告)日:2015-05-05

    申请号:US14298917

    申请日:2014-06-07

    Abstract: A method for processing a semiconductor device, the method including; providing a first semiconductor layer including first transistors; forming interconnection layers overlying the transistors, where the interconnection layers include copper or aluminum; forming a shielding heat conducting layer overlaying the interconnection layers; forming an isolation layer overlaying the shielding heat conducting layer; forming a second semiconductor layer overlying the isolation layer, and processing the second semiconductor layer at a temperature greater than about 400° C., where the interconnection layers are kept at a temperature below about 400° C.

    Abstract translation: 一种半导体器件的处理方法,该方法包括: 提供包括第一晶体管的第一半导体层; 形成覆盖晶体管的互连层,其中互连层包括铜或铝; 形成覆盖所述互连层的屏蔽导热层; 形成覆盖所述屏蔽导热层的隔离层; 形成覆盖隔离层的第二半导体层,以及在大于约400℃的温度下处理第二半导体层,其中互连层保持在低于约400℃的温度。

    3D semiconductor device and structure including power distribution grids

    公开(公告)号:US12249538B2

    公开(公告)日:2025-03-11

    申请号:US18228907

    申请日:2023-08-01

    Abstract: A 3D device includes a first level including a first single crystal layer with control circuitry, where the control circuitry includes first single crystal transistors; a first metal layer atop first single crystal layer; a second metal layer atop the first metal layer; a third metal layer atop the second metal layer; second level (includes a plurality of second transistors, including metal gate) atop the third metal layer; a fourth metal layer above the one second level; a fifth metal layer atop the fourth metal layer, where the second level includes at least one first oxide layer overlaid by a transistor layer and then overlaid by a second oxide layer; a global power distribution grid including the fifth metal layer; a local power distribution grid, the thickness of the fifth metal layer is at least 50% greater than the thickness of the second metal layer, a layer deposited by ALD.

    3D SEMICONDUCTOR DEVICE AND STRUCTURE WITH CONNECTION PATHS

    公开(公告)号:US20240379624A1

    公开(公告)日:2024-11-14

    申请号:US18779059

    申请日:2024-07-21

    Abstract: A 3D semiconductor device, the device including: a first level, where the first level includes a first layer, the first layer including first transistors, and where the first level includes a second layer, the second layer including first interconnections; a second level overlaying the first level, where the second level includes a plurality of second transistors, where the second level includes a third layer, the third layer including first conductive lines; a third level overlaying the second level, where the third level includes a plurality of third transistors, where the third level includes a fourth layer, the fourth layer including second conductive lines; and a plurality of connection paths, where the plurality of connection paths provides electrical connections at least from a plurality of the first transistors to the plurality of third transistors, and where the first level includes at least one voltage regulator.

    MULTILEVEL SEMICONDUCTOR DEVICE AND STRUCTURE WITH OXIDE BONDING

    公开(公告)号:US20240295691A1

    公开(公告)日:2024-09-05

    申请号:US18622867

    申请日:2024-03-30

    CPC classification number: G02B6/12002 H01L24/32 H01L2224/32225

    Abstract: A multi-level semiconductor device, the device comprising: a first level comprising integrated circuits; a second level comprising at least one electromagnetic wave receiver, wherein said second level is disposed above said first level, wherein said integrated circuits comprise single crystal transistors; and an oxide layer disposed between said first level and said second level, wherein said device comprises at least one read out circuit, wherein said second level is bonded to said oxide layer, and wherein said bonded comprises oxide to oxide bonds.

Patent Agency Ranking