Integrated circuit device having programmable input capacitance
    71.
    发明授权
    Integrated circuit device having programmable input capacitance 有权
    具有可编程输入电容的集成电路器件

    公开(公告)号:US09373384B2

    公开(公告)日:2016-06-21

    申请号:US13845503

    申请日:2013-03-18

    Applicant: Rambus Inc.

    CPC classification number: G11C11/401 G11C5/04 G11C7/1057 G11C7/1084

    Abstract: An embodiment is directed to an integrated circuit device having programmable input capacitance. For example, a programmable register of a memory device may store a value representative of an adjustment to the input capacitance value of a control pin. An embodiment is directed to controlling the skew of a synchronous memory system by allowing programmability of the lighter loaded pins in order to increase their load to match the more heavily loaded pins. By matching lighter loaded pins to more heavily loaded pins, the system exhibits improved synchronization of propagation delays of the control and address pins. In addition, an embodiment provides the ability to vary the loading depending on how many ranks are on the device.

    Abstract translation: 实施例涉及具有可编程输入电容的集成电路器件。 例如,存储器件的可编程寄存器可以存储代表控制引脚的输入电容值的调整值。 一个实施例旨在通过允许较轻负载的引脚的可编程性来控制同步存储器系统的偏斜,以便增加它们的负载以匹配负载较重的引脚。 通过将较轻负载的引脚匹配到负载较重的引脚,系统表现出改进的控制和地址引脚的传播延迟同步。 此外,实施例提供了根据设备上多少等级来改变负载的能力。

    MEMORY REPAIR USING EXTERNAL TAGS
    74.
    发明申请
    MEMORY REPAIR USING EXTERNAL TAGS 有权
    使用外部标签进行记忆修复

    公开(公告)号:US20150162101A1

    公开(公告)日:2015-06-11

    申请号:US14407318

    申请日:2013-10-31

    Applicant: Rambus Inc.

    Abstract: A memory device (100) includes an extra column (114) of repair memory tiles. These repair memory tiles are accessed at the same time, and in the same manner as the main array of memory tiles. The output of the repair column is substituted for the output of a column of the main array (112). The main array column that is substituted is determined by tags (121) stored externally to the memory device. The external tags are queried with a partial address of the access. If the address of the access corresponds to an address in the external tags, the tag information is supplied to the memory device. The tag information determines which column in the main array is replaced by the output of the repair column. Since each column of the main array supplies one bit during the access, the repair column enables cell-by-cell replacement of main array cells.

    Abstract translation: 存储器设备(100)包括修复存储器块的额外列(114)。 这些修复存储器瓦片同时被以与主阵列的存储器瓦片相同的方式被访问。 修复列的输出代替主阵列(112)的列的输出。 取代的主阵列列由存储在外部的存储器件的标签(121)决定。 使用访问的部分地址查询外部标记。 如果访问的地址对应于外部标签中的地址,则将标签信息提供给存储设备。 标签信息确定主阵列中的哪个列由修复列的输出替代。 由于主阵列的每列在访问期间提供一位,所以修复列可以逐个单元替换主阵列单元。

    Memory systems and methods for dividing physical memory locations into temporal memory locations
    75.
    发明授权
    Memory systems and methods for dividing physical memory locations into temporal memory locations 有权
    用于将物理存储器位置分割成时间存储器位置的存储器系统和方法

    公开(公告)号:US08707009B2

    公开(公告)日:2014-04-22

    申请号:US13627870

    申请日:2012-09-26

    Applicant: Rambus Inc.

    Inventor: Ian Shaeffer

    CPC classification number: G11C8/16 G06F12/00 G06F13/4018 G06F13/4243 G11C8/06

    Abstract: Described are memory modules that support dynamic point-to-point extensibility using fixed-width memory die. The memory modules include data-width translators that allow the modules to vary the effective width of their external memory interfaces without varying the width of the internal memory interfaces extending between the translators and associated fixed-width dies. The data-width translators use a data-mask signal to selectively prevent memory accesses to subsets of physical addresses. This data masking divides the physical address locations into two or more temporal subsets of the physical address locations, effectively increasing the number of uniquely addressable locations in a given module. Reading temporal addresses in write order can introduce undesirable read latency. Some embodiments reorder read data to reduce this latency.

    Abstract translation: 描述的是使用固定宽度内存模块支持动态点对点可扩展性的内存模块。 存储器模块包括数据宽度转换器,其允许模块改变其外部存储器接口的有效宽度,而不改变在转换器和相关联的固定宽度管芯之间延伸的内部存储器接口的宽度。 数据宽度转换器使用数据掩码信号来选择性地阻止对物理地址子集的存储器访问。 该数据屏蔽将物理地址位置划分为物理地址位置的两个或更多个时间子集,从而有效地增加给定模块中唯一可寻址位置的数量。 以写入顺序读取时间地址可能会引入不期望的读取延迟。 一些实施例重新排序读取数据以减少该等待时间。

    Memory Pre-Characterization
    76.
    发明申请
    Memory Pre-Characterization 有权
    内存预表征

    公开(公告)号:US20140006691A1

    公开(公告)日:2014-01-02

    申请号:US13917396

    申请日:2013-06-13

    Applicant: Rambus Inc.

    Abstract: This disclosure provides a method of accurately determining expected transaction times associated with flash memory subdivisions, such as devices, blocks or pages. By performing a test transaction to program each bit of each such unit, the maximum expected programming time of each unit may be determined in advance and used for scheduling purposes. For example, in a straightforward implementation, a relatively accurate, empirically measured time limit may be identified and used to efficiently manage and schedule flash memory transactions without awaiting ultimate resolution of attempts to write to a non-responsive page. This disclosure also provides other uses of empirically-measured maximum flash memory transaction times, including via multiple memory modes and prioritized memory; for example, if a high performance mode is desired, low variation in flash memory transaction times may be tolerated, and units not satisfying these principles may be marked relatively quickly.

    Abstract translation: 本公开提供了一种准确地确定与诸如设备,块或页面之类的闪速存储器细分有关的预期交易时间的方法。 通过执行测试事务来对每个这样的单元的每个位进行编程,可以预先确定每个单元的最大预期编程时间并用于调度目的。 例如,在简单的实现中,可以识别相对精确的经验测量的时间限制并用于有效地管理和调度闪速存储器事务,而不等待最终解决写入非响应页面的尝试。 本公开还提供经验测量的最大闪存交易时间的其他用途,包括经由多个存储器模式和优先存储器; 例如,如果需要高性能模式,则可以容忍闪速存储器交易时间的低变化,并且可以相对快速地标记不满足这些原理的单元。

    Memory error detection
    78.
    发明公开

    公开(公告)号:US20240296088A1

    公开(公告)日:2024-09-05

    申请号:US18433897

    申请日:2024-02-06

    Applicant: Rambus Inc.

    Abstract: Systems and methods are provided for detecting and correcting address errors in a memory system. In the memory system, a memory device generates an error-detection code based on an address transmitted via an address bus and transmits the error-detection code to a memory controller. The memory controller transmits an error indication to the memory device in response to the error-detection code. The error indication causes the memory device to remove the received address and prevent a memory operation

Patent Agency Ranking